blob: 850665a041f984ca859b22ce849e79551b6253ae [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Kumar Galaa1c0a462010-05-21 04:14:49 -05002 * Copyright 2007-2009,2010 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Kumar Galaa1c0a462010-05-21 04:14:49 -050030#include "../board/freescale/common/ics307_clk.h"
31
Wolfgang Denkdc25d152010-10-04 19:58:00 +020032#ifdef CONFIG_36BIT
Kumar Galaee1ca7e2009-07-30 15:54:07 -050033#define CONFIG_PHYS_64BIT 1
34#endif
35
Wolfgang Denkdc25d152010-10-04 19:58:00 +020036#ifdef CONFIG_NAND
Mingkai Huc2a6dca2009-09-23 15:20:37 +080037#define CONFIG_NAND_U_BOOT 1
38#define CONFIG_RAMBOOT_NAND 1
Haiying Wang31b90122010-11-10 15:37:13 -050039#ifdef CONFIG_NAND_SPL
40#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
42#else
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang31b90122010-11-10 15:37:13 -050044#endif /* CONFIG_NAND_SPL */
Mingkai Huc2a6dca2009-09-23 15:20:37 +080045#endif
46
Wolfgang Denkdc25d152010-10-04 19:58:00 +020047#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080048#define CONFIG_RAMBOOT_SDCARD 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020049#define CONFIG_SYS_TEXT_BASE 0xf8f80000
Mingkai Hua74e3952009-09-23 15:20:38 +080050#endif
51
Wolfgang Denkdc25d152010-10-04 19:58:00 +020052#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080053#define CONFIG_RAMBOOT_SPIFLASH 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020054#define CONFIG_SYS_TEXT_BASE 0xf8f80000
55#endif
56
57#ifndef CONFIG_SYS_TEXT_BASE
58#define CONFIG_SYS_TEXT_BASE 0xeff80000
Mingkai Hua74e3952009-09-23 15:20:38 +080059#endif
60
Haiying Wang31b90122010-11-10 15:37:13 -050061#ifndef CONFIG_SYS_MONITOR_BASE
62#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
63#endif
64
Kumar Galafd83aa82008-07-25 13:31:05 -050065/* High Level Configuration Options */
66#define CONFIG_BOOKE 1 /* BOOKE */
67#define CONFIG_E500 1 /* BOOKE e500 family */
68#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
69#define CONFIG_MPC8536 1
70#define CONFIG_MPC8536DS 1
71
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060072#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Galafd83aa82008-07-25 13:31:05 -050073#define CONFIG_PCI 1 /* Enable PCI/PCIE */
74#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
75#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
76#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
77#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
78#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
79#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050080#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala86853d42010-05-22 13:21:39 -050081#define CONFIG_SYS_HAS_SERDES /* has SERDES */
Kumar Galafd83aa82008-07-25 13:31:05 -050082
83#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080084#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Galafd83aa82008-07-25 13:31:05 -050085
86#define CONFIG_TSEC_ENET /* tsec ethernet support */
87#define CONFIG_ENV_OVERWRITE
88
Kumar Galaa1c0a462010-05-21 04:14:49 -050089#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
90#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050091#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050092
93/*
94 * These can be toggled for performance analysis, otherwise use default.
95 */
96#define CONFIG_L2_CACHE /* toggle L2 cache */
97#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050098
Andy Fleming6843a6e2008-10-30 16:51:33 -050099#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
100
Kumar Galafd83aa82008-07-25 13:31:05 -0500101#define CONFIG_ENABLE_36BIT_PHYS 1
102
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500103#ifdef CONFIG_PHYS_64BIT
104#define CONFIG_ADDR_MAP 1
105#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
106#endif
107
Mingkai Hu90975312009-09-23 15:19:32 +0800108#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
109#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500110#define CONFIG_PANIC_HANG /* do not reset board on panic */
111
112/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800113 * Config the L2 Cache as L2 SRAM
114 */
115#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
116#ifdef CONFIG_PHYS_64BIT
117#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
118#else
119#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
120#endif
121#define CONFIG_SYS_L2_SIZE (512 << 10)
122#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
123
124/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500125 * Base addresses -- Note these are effective addresses where the
126 * actual resources get mapped (not physical addresses)
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500129#ifdef CONFIG_PHYS_64BIT
Mingkai Hu90975312009-09-23 15:19:32 +0800130#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500131#else
Mingkai Hu90975312009-09-23 15:19:32 +0800132#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500133#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800134#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Galafd83aa82008-07-25 13:31:05 -0500135
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800136#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
137#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
138#else
139#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
140#endif
141
Kumar Galafd83aa82008-07-25 13:31:05 -0500142/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500143#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -0500144#define CONFIG_FSL_DDR2
145#undef CONFIG_FSL_DDR_INTERACTIVE
146#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
147#define CONFIG_DDR_SPD
148#undef CONFIG_DDR_DLL
149
Dave Liud3ca1242008-10-28 17:53:38 +0800150#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500151#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
154#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500155
156#define CONFIG_NUM_DDR_CONTROLLERS 1
157#define CONFIG_DIMM_SLOTS_PER_CTLR 1
158#define CONFIG_CHIP_SELECTS_PER_CTRL 2
159
160/* I2C addresses of SPD EEPROMs */
161#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500163
164/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800165#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800167#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_DDR_TIMING_3 0x00000000
169#define CONFIG_SYS_DDR_TIMING_0 0x00260802
170#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
171#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
172#define CONFIG_SYS_DDR_MODE_1 0x00480432
173#define CONFIG_SYS_DDR_MODE_2 0x00000000
174#define CONFIG_SYS_DDR_INTERVAL 0x06180100
175#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
176#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
177#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
178#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800179#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
183#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
184#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500185
Kumar Galafd83aa82008-07-25 13:31:05 -0500186/* Make sure required options are set */
187#ifndef CONFIG_SPD_EEPROM
188#error ("CONFIG_SPD_EEPROM is required")
189#endif
190
191#undef CONFIG_CLOCKS_IN_MHZ
192
193
194/*
195 * Memory map -- xxx -this is wrong, needs updating
196 *
197 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
198 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
199 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
200 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
201 *
202 * Localbus cacheable (TBD)
203 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
204 *
205 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500206 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500207 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500208 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500209 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
210 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
211 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
212 */
213
214/*
215 * Local Bus Definitions
216 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500218#ifdef CONFIG_PHYS_64BIT
219#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
220#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600221#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500222#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500223
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800224#define CONFIG_FLASH_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800225 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
226 | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800227#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500228
Mingkai Hu90975312009-09-23 15:19:32 +0800229#define CONFIG_SYS_BR1_PRELIM \
230 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
231 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600232#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500233
Mingkai Hu90975312009-09-23 15:19:32 +0800234#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
235 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500237#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
238
Mingkai Hu90975312009-09-23 15:19:32 +0800239#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
240#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800242#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
243#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500244
Mingkai Hua74e3952009-09-23 15:20:38 +0800245#if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) \
246 || defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800247#define CONFIG_SYS_RAMBOOT
248#else
249#undef CONFIG_SYS_RAMBOOT
250#endif
251
Kumar Galafd83aa82008-07-25 13:31:05 -0500252#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_FLASH_CFI
254#define CONFIG_SYS_FLASH_EMPTY_INFO
255#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500256
257#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
258
259#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
260#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500261#ifdef CONFIG_PHYS_64BIT
262#define PIXIS_BASE_PHYS 0xfffdf0000ull
263#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600264#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500265#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500266
Kumar Gala0f492b42008-12-02 14:19:33 -0600267#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800268#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500269
270#define PIXIS_ID 0x0 /* Board ID at offset 0 */
271#define PIXIS_VER 0x1 /* Board version at offset 1 */
272#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
273#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
274#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
275#define PIXIS_PWR 0x5 /* PIXIS Power status register */
276#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
277#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
278#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
279#define PIXIS_VCTL 0x10 /* VELA Control Register */
280#define PIXIS_VSTAT 0x11 /* VELA Status Register */
281#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
282#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
283#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
284#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500285#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
286#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
287#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
288#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
289#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
290#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
291#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500292#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
293#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
294#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
295#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
296#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
297#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
298#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
299#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
300#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
301#define PIXIS_VWATCH 0x24 /* Watchdog Register */
302#define PIXIS_LED 0x25 /* LED Register */
303
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800304#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
305
Kumar Galafd83aa82008-07-25 13:31:05 -0500306/* old pixis referenced names */
307#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
308#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Kumar Galafd83aa82008-07-25 13:31:05 -0500310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_INIT_RAM_LOCK 1
312#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200313#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500314
Mingkai Hu90975312009-09-23 15:19:32 +0800315#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200316 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500318
Mingkai Hu90975312009-09-23 15:19:32 +0800319#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
320#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500321
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800322#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500323#define CONFIG_SYS_NAND_BASE 0xffa00000
324#ifdef CONFIG_PHYS_64BIT
325#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
326#else
327#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
328#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800329#else
330#define CONFIG_SYS_NAND_BASE 0xfff00000
331#ifdef CONFIG_PHYS_64BIT
332#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
333#else
334#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
335#endif
336#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500337#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
338 CONFIG_SYS_NAND_BASE + 0x40000, \
339 CONFIG_SYS_NAND_BASE + 0x80000, \
340 CONFIG_SYS_NAND_BASE + 0xC0000}
341#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500342#define CONFIG_MTD_NAND_VERIFY_WRITE
343#define CONFIG_CMD_NAND 1
344#define CONFIG_NAND_FSL_ELBC 1
345#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
346
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800347/* NAND boot: 4K NAND loader config */
348#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
349#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
350#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
351#define CONFIG_SYS_NAND_U_BOOT_START \
352 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
353#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
354#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
355#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
356
Jason Jin3a1e04f2008-10-31 05:07:04 -0500357/* NAND flash config */
Mingkai Hu90975312009-09-23 15:19:32 +0800358#define CONFIG_NAND_BR_PRELIM \
359 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
360 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
361 | BR_PS_8 /* Port Size = 8 bit */ \
362 | BR_MS_FCM /* MSEL = FCM */ \
363 | BR_V) /* valid */
364#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
365 | OR_FCM_PGS /* Large Page*/ \
366 | OR_FCM_CSCT \
367 | OR_FCM_CST \
368 | OR_FCM_CHT \
369 | OR_FCM_SCY_1 \
370 | OR_FCM_TRLX \
371 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500372
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800373#ifdef CONFIG_RAMBOOT_NAND
374#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
375#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
376#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
377#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
378#else
379#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
380#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800381#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
382#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800383#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500384
Mingkai Hu90975312009-09-23 15:19:32 +0800385#define CONFIG_SYS_BR4_PRELIM \
386 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
387 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
388 | BR_PS_8 /* Port Size = 8 bit */ \
389 | BR_MS_FCM /* MSEL = FCM */ \
390 | BR_V) /* valid */
391#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
392#define CONFIG_SYS_BR5_PRELIM \
393 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
394 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
395 | BR_PS_8 /* Port Size = 8 bit */ \
396 | BR_MS_FCM /* MSEL = FCM */ \
397 | BR_V) /* valid */
398#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500399
Mingkai Hu90975312009-09-23 15:19:32 +0800400#define CONFIG_SYS_BR6_PRELIM \
401 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
402 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
403 | BR_PS_8 /* Port Size = 8 bit */ \
404 | BR_MS_FCM /* MSEL = FCM */ \
405 | BR_V) /* valid */
406#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500407
Kumar Galafd83aa82008-07-25 13:31:05 -0500408/* Serial Port - controlled on board with jumper J8
409 * open - index 2
410 * shorted - index 1
411 */
412#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413#define CONFIG_SYS_NS16550
414#define CONFIG_SYS_NS16550_SERIAL
415#define CONFIG_SYS_NS16550_REG_SIZE 1
416#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500417#ifdef CONFIG_NAND_SPL
418#define CONFIG_NS16550_MIN_FUNCTIONS
419#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500420
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500422 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
423
Mingkai Hu90975312009-09-23 15:19:32 +0800424#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
425#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500426
427/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_HUSH_PARSER
429#ifdef CONFIG_SYS_HUSH_PARSER
430#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Galafd83aa82008-07-25 13:31:05 -0500431#endif
432
433/*
434 * Pass open firmware flat tree
435 */
436#define CONFIG_OF_LIBFDT 1
437#define CONFIG_OF_BOARD_SETUP 1
438#define CONFIG_OF_STDOUT_VIA_ALIAS 1
439
Kumar Galafd83aa82008-07-25 13:31:05 -0500440/*
441 * I2C
442 */
443#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
444#define CONFIG_HARD_I2C /* I2C with hardware support */
445#undef CONFIG_SOFT_I2C /* I2C bit-banged */
446#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200447#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
448#define CONFIG_SYS_I2C_SLAVE 0x7F
449#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
450#define CONFIG_SYS_I2C_OFFSET 0x3000
451#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Galafd83aa82008-07-25 13:31:05 -0500452
453/*
454 * I2C2 EEPROM
455 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200456#define CONFIG_ID_EEPROM
457#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500459#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
461#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
462#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500463
464/*
465 * General PCI
466 * Memory space is mapped 1-1, but I/O space must start from 0.
467 */
468
Kumar Galaef43b6e2008-12-02 16:08:39 -0600469#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500470#ifdef CONFIG_PHYS_64BIT
471#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
472#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
473#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600474#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
475#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500476#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500478#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
479#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
480#ifdef CONFIG_PHYS_64BIT
481#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
482#else
483#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
484#endif
485#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500486
487/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600488#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500489#ifdef CONFIG_PHYS_64BIT
490#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
491#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
492#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600493#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600494#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500495#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600497#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500498#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
499#ifdef CONFIG_PHYS_64BIT
500#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
501#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500503#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500505
506/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600507#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500508#ifdef CONFIG_PHYS_64BIT
509#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
510#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
511#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600512#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600513#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500514#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600516#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500517#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
518#ifdef CONFIG_PHYS_64BIT
519#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
520#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500522#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200523#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500524
525/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600526#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500527#ifdef CONFIG_PHYS_64BIT
528#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
529#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
530#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600531#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600532#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500533#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600535#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500536#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
537#ifdef CONFIG_PHYS_64BIT
538#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
539#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200540#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500541#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500543
544#if defined(CONFIG_PCI)
545
546#define CONFIG_NET_MULTI
547#define CONFIG_PCI_PNP /* do pci plug-and-play */
548
549/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600550#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500551
552/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600553/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500554
555/* video */
556#define CONFIG_VIDEO
557
558#if defined(CONFIG_VIDEO)
559#define CONFIG_BIOSEMU
560#define CONFIG_CFB_CONSOLE
561#define CONFIG_VIDEO_SW_CURSOR
562#define CONFIG_VGA_AS_SINGLE_DEVICE
563#define CONFIG_ATI_RADEON_FB
564#define CONFIG_VIDEO_LOGO
565/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600566#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500567#endif
568
569#undef CONFIG_EEPRO100
570#undef CONFIG_TULIP
571#undef CONFIG_RTL8139
572
Kumar Galafd83aa82008-07-25 13:31:05 -0500573#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600574 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
575 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500576 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
577#endif
578
579#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
580
581#endif /* CONFIG_PCI */
582
583/* SATA */
584#define CONFIG_LIBATA
585#define CONFIG_FSL_SATA
586
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200587#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500588#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200589#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
590#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500591#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200592#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
593#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500594
595#ifdef CONFIG_FSL_SATA
596#define CONFIG_LBA48
597#define CONFIG_CMD_SATA
598#define CONFIG_DOS_PARTITION
599#define CONFIG_CMD_EXT2
600#endif
601
602#if defined(CONFIG_TSEC_ENET)
603
604#ifndef CONFIG_NET_MULTI
605#define CONFIG_NET_MULTI 1
606#endif
607
608#define CONFIG_MII 1 /* MII PHY management */
609#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
610#define CONFIG_TSEC1 1
611#define CONFIG_TSEC1_NAME "eTSEC1"
612#define CONFIG_TSEC3 1
613#define CONFIG_TSEC3_NAME "eTSEC3"
614
Jason Jin21181fd2008-10-10 11:41:00 +0800615#define CONFIG_FSL_SGMII_RISER 1
616#define SGMII_RISER_PHY_OFFSET 0x1c
617
Kumar Galafd83aa82008-07-25 13:31:05 -0500618#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
619#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
620
621#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
622#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
623
624#define TSEC1_PHYIDX 0
625#define TSEC3_PHYIDX 0
626
627#define CONFIG_ETHPRIME "eTSEC1"
628
629#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
630
631#endif /* CONFIG_TSEC_ENET */
632
633/*
634 * Environment
635 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800636
637#if defined(CONFIG_SYS_RAMBOOT)
638#if defined(CONFIG_RAMBOOT_NAND)
639 #define CONFIG_ENV_IS_IN_NAND 1
640 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
641 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Mingkai Hua74e3952009-09-23 15:20:38 +0800642#elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
643 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
644 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
645 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800646#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500647#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800648 #define CONFIG_ENV_IS_IN_FLASH 1
649 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
650 #define CONFIG_ENV_ADDR 0xfff80000
651 #else
652 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
653 #endif
654 #define CONFIG_ENV_SIZE 0x2000
655 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500656#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500657
658#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200659#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500660
661/*
662 * Command line configuration.
663 */
664#include <config_cmd_default.h>
665
666#define CONFIG_CMD_IRQ
667#define CONFIG_CMD_PING
668#define CONFIG_CMD_I2C
669#define CONFIG_CMD_MII
670#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500671#define CONFIG_CMD_IRQ
672#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500673#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500674
675#if defined(CONFIG_PCI)
676#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500677#define CONFIG_CMD_NET
678#endif
679
680#undef CONFIG_WATCHDOG /* watchdog disabled */
681
Andy Fleming6843a6e2008-10-30 16:51:33 -0500682#define CONFIG_MMC 1
683
684#ifdef CONFIG_MMC
685#define CONFIG_FSL_ESDHC
686#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
687#define CONFIG_CMD_MMC
688#define CONFIG_GENERIC_MMC
689#define CONFIG_CMD_EXT2
690#define CONFIG_CMD_FAT
691#define CONFIG_DOS_PARTITION
692#endif
693
Kumar Galafd83aa82008-07-25 13:31:05 -0500694/*
695 * Miscellaneous configurable options
696 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200697#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800698#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500699#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200700#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
701#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Galafd83aa82008-07-25 13:31:05 -0500702#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200703#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500704#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200705#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500706#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800707#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
708 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200709#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800710#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200711#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Galafd83aa82008-07-25 13:31:05 -0500712
713/*
714 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500715 * have to be in the first 16 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500716 * the maximum mapped by the Linux kernel during initialization.
717 */
Mingkai Hu90975312009-09-23 15:19:32 +0800718#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
Kumar Galafd83aa82008-07-25 13:31:05 -0500719
Kumar Galafd83aa82008-07-25 13:31:05 -0500720#if defined(CONFIG_CMD_KGDB)
721#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
722#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
723#endif
724
725/*
726 * Environment Configuration
727 */
728
729/* The mac addresses for all ethernet interface */
730#if defined(CONFIG_TSEC_ENET)
731#define CONFIG_HAS_ETH0
732#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
733#define CONFIG_HAS_ETH1
734#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
735#define CONFIG_HAS_ETH2
736#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
737#define CONFIG_HAS_ETH3
738#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
739#endif
740
741#define CONFIG_IPADDR 192.168.1.254
742
743#define CONFIG_HOSTNAME unknown
744#define CONFIG_ROOTPATH /opt/nfsroot
745#define CONFIG_BOOTFILE uImage
Mingkai Hu90975312009-09-23 15:19:32 +0800746#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500747
748#define CONFIG_SERVERIP 192.168.1.1
749#define CONFIG_GATEWAYIP 192.168.1.1
750#define CONFIG_NETMASK 255.255.255.0
751
752/* default location for tftp and bootm */
753#define CONFIG_LOADADDR 1000000
754
755#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
756#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
757
758#define CONFIG_BAUDRATE 115200
759
760#define CONFIG_EXTRA_ENV_SETTINGS \
761 "netdev=eth0\0" \
762 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
763 "tftpflash=tftpboot $loadaddr $uboot; " \
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200764 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
765 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
766 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
767 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
768 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Kumar Galafd83aa82008-07-25 13:31:05 -0500769 "consoledev=ttyS0\0" \
770 "ramdiskaddr=2000000\0" \
771 "ramdiskfile=8536ds/ramdisk.uboot\0" \
772 "fdtaddr=c00000\0" \
773 "fdtfile=8536ds/mpc8536ds.dtb\0" \
Vivek Mahajanab4d63d2009-05-25 17:23:18 +0530774 "bdev=sda3\0" \
775 "usb_phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500776
777#define CONFIG_HDBOOT \
778 "setenv bootargs root=/dev/$bdev rw " \
779 "console=$consoledev,$baudrate $othbootargs;" \
780 "tftp $loadaddr $bootfile;" \
781 "tftp $fdtaddr $fdtfile;" \
782 "bootm $loadaddr - $fdtaddr"
783
784#define CONFIG_NFSBOOTCOMMAND \
785 "setenv bootargs root=/dev/nfs rw " \
786 "nfsroot=$serverip:$rootpath " \
787 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
788 "console=$consoledev,$baudrate $othbootargs;" \
789 "tftp $loadaddr $bootfile;" \
790 "tftp $fdtaddr $fdtfile;" \
791 "bootm $loadaddr - $fdtaddr"
792
793#define CONFIG_RAMBOOTCOMMAND \
794 "setenv bootargs root=/dev/ram rw " \
795 "console=$consoledev,$baudrate $othbootargs;" \
796 "tftp $ramdiskaddr $ramdiskfile;" \
797 "tftp $loadaddr $bootfile;" \
798 "tftp $fdtaddr $fdtfile;" \
799 "bootm $loadaddr $ramdiskaddr $fdtaddr"
800
801#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
802
803#endif /* __CONFIG_H */