blob: 7c94c81a5d56c2184b003fdf1b76aa2f30febf42 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* High Level Configuration Options */
31#define CONFIG_BOOKE 1 /* BOOKE */
32#define CONFIG_E500 1 /* BOOKE e500 family */
33#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
34#define CONFIG_MPC8536 1
35#define CONFIG_MPC8536DS 1
36
37#define CONFIG_PCI 1 /* Enable PCI/PCIE */
38#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
39#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
40#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
41#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
42#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
43#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050045
46#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
47
48#define CONFIG_TSEC_ENET /* tsec ethernet support */
49#define CONFIG_ENV_OVERWRITE
50
51/*
52 * When initializing flash, if we cannot find the manufacturer ID,
53 * assume this is the AMD flash associated with the CDS board.
54 * This allows booting from a promjet.
55 */
56#define CONFIG_ASSUME_AMD_FLASH
57
58#ifndef __ASSEMBLY__
59extern unsigned long get_board_sys_clk(unsigned long dummy);
60extern unsigned long get_board_ddr_clk(unsigned long dummy);
61#endif
62#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
Jason Jinbfcd6c32008-09-27 14:40:57 +080063#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0)
Kumar Galafd83aa82008-07-25 13:31:05 -050064#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
65#define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
66 from ICS307 instead of switches */
67
68/*
69 * These can be toggled for performance analysis, otherwise use default.
70 */
71#define CONFIG_L2_CACHE /* toggle L2 cache */
72#define CONFIG_BTB /* toggle branch predition */
73#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
74
75#define CONFIG_ENABLE_36BIT_PHYS 1
76
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
78#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Galafd83aa82008-07-25 13:31:05 -050079#define CONFIG_PANIC_HANG /* do not reset board on panic */
80
81/*
82 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
86#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
87#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
88#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Galafd83aa82008-07-25 13:31:05 -050089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
91#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
92#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
93#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0xb000)
Kumar Galafd83aa82008-07-25 13:31:05 -050094
95/* DDR Setup */
96#define CONFIG_FSL_DDR2
97#undef CONFIG_FSL_DDR_INTERACTIVE
98#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
99#define CONFIG_DDR_SPD
100#undef CONFIG_DDR_DLL
101
Dave Liud3ca1242008-10-28 17:53:38 +0800102#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500103#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
106#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500107
108#define CONFIG_NUM_DDR_CONTROLLERS 1
109#define CONFIG_DIMM_SLOTS_PER_CTLR 1
110#define CONFIG_CHIP_SELECTS_PER_CTRL 2
111
112/* I2C addresses of SPD EEPROMs */
113#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500115
116/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
118#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
119#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
120#define CONFIG_SYS_DDR_TIMING_3 0x00000000
121#define CONFIG_SYS_DDR_TIMING_0 0x00260802
122#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
123#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
124#define CONFIG_SYS_DDR_MODE_1 0x00480432
125#define CONFIG_SYS_DDR_MODE_2 0x00000000
126#define CONFIG_SYS_DDR_INTERVAL 0x06180100
127#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
128#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
129#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
130#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
131#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
132#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
135#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
136#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500137
Kumar Galafd83aa82008-07-25 13:31:05 -0500138/* Make sure required options are set */
139#ifndef CONFIG_SPD_EEPROM
140#error ("CONFIG_SPD_EEPROM is required")
141#endif
142
143#undef CONFIG_CLOCKS_IN_MHZ
144
145
146/*
147 * Memory map -- xxx -this is wrong, needs updating
148 *
149 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
150 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
151 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
152 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
153 *
154 * Localbus cacheable (TBD)
155 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
156 *
157 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500158 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500159 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500160 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500161 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
162 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
163 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
164 */
165
166/*
167 * Local Bus Definitions
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galafd83aa82008-07-25 13:31:05 -0500170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_BR0_PRELIM 0xe8001001
172#define CONFIG_SYS_OR0_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_BR1_PRELIM 0xe0001001
175#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE + 0x8000000, CONFIG_SYS_FLASH_BASE}
178#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500179#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
182#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
183#undef CONFIG_SYS_FLASH_CHECKSUM
184#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
185#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Kumar Galafd83aa82008-07-25 13:31:05 -0500188
189#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_CFI
191#define CONFIG_SYS_FLASH_EMPTY_INFO
192#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500193
194#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
195
196#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
197#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_BR3_PRELIM (PIXIS_BASE | 0x0801) /* port size 8bit */
200#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500201
202#define PIXIS_ID 0x0 /* Board ID at offset 0 */
203#define PIXIS_VER 0x1 /* Board version at offset 1 */
204#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
205#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
206#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
207#define PIXIS_PWR 0x5 /* PIXIS Power status register */
208#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
209#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
210#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
211#define PIXIS_VCTL 0x10 /* VELA Control Register */
212#define PIXIS_VSTAT 0x11 /* VELA Status Register */
213#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
214#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
215#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
216#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
217#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
218#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
219#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
220#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
221#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
222#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
223#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
224#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
225#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
226#define PIXIS_VWATCH 0x24 /* Watchdog Register */
227#define PIXIS_LED 0x25 /* LED Register */
228
229/* old pixis referenced names */
230#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
231#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Kumar Galafd83aa82008-07-25 13:31:05 -0500233
234/* define to use L1 as initial stack */
235#define CONFIG_L1_INIT_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_LOCK 1
237#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
238#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
242#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
245#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500246
Jason Jin3a1e04f2008-10-31 05:07:04 -0500247#define CONFIG_SYS_NAND_BASE 0xffa00000
248#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
249#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
250 CONFIG_SYS_NAND_BASE + 0x40000, \
251 CONFIG_SYS_NAND_BASE + 0x80000, \
252 CONFIG_SYS_NAND_BASE + 0xC0000}
253#define CONFIG_SYS_MAX_NAND_DEVICE 4
254#define NAND_MAX_CHIPS 1
255#define CONFIG_MTD_NAND_VERIFY_WRITE
256#define CONFIG_CMD_NAND 1
257#define CONFIG_NAND_FSL_ELBC 1
258#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
259
260/* NAND flash config */
261#define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
262 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
263 | BR_PS_8 /* Port Size = 8 bit */ \
264 | BR_MS_FCM /* MSEL = FCM */ \
265 | BR_V) /* valid */
266#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
267 | OR_FCM_PGS /* Large Page*/ \
268 | OR_FCM_CSCT \
269 | OR_FCM_CST \
270 | OR_FCM_CHT \
271 | OR_FCM_SCY_1 \
272 | OR_FCM_TRLX \
273 | OR_FCM_EHTR)
274
275#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
276#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
277
278#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)\
279 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
280 | BR_PS_8 /* Port Size = 8 bit */ \
281 | BR_MS_FCM /* MSEL = FCM */ \
282 | BR_V) /* valid */
283#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
284#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
285 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
286 | BR_PS_8 /* Port Size = 8 bit */ \
287 | BR_MS_FCM /* MSEL = FCM */ \
288 | BR_V) /* valid */
289#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
290
291#define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0xC0000)\
292 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
293 | BR_PS_8 /* Port Size = 8 bit */ \
294 | BR_MS_FCM /* MSEL = FCM */ \
295 | BR_V) /* valid */
296#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
297
Kumar Galafd83aa82008-07-25 13:31:05 -0500298/* Serial Port - controlled on board with jumper J8
299 * open - index 2
300 * shorted - index 1
301 */
302#define CONFIG_CONS_INDEX 1
303#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_NS16550
305#define CONFIG_SYS_NS16550_SERIAL
306#define CONFIG_SYS_NS16550_REG_SIZE 1
307#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galafd83aa82008-07-25 13:31:05 -0500308
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500310 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
313#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500314
315/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_HUSH_PARSER
317#ifdef CONFIG_SYS_HUSH_PARSER
318#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Galafd83aa82008-07-25 13:31:05 -0500319#endif
320
321/*
322 * Pass open firmware flat tree
323 */
324#define CONFIG_OF_LIBFDT 1
325#define CONFIG_OF_BOARD_SETUP 1
326#define CONFIG_OF_STDOUT_VIA_ALIAS 1
327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_64BIT_STRTOUL 1
329#define CONFIG_SYS_64BIT_VSPRINTF 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500330
331
332/*
333 * I2C
334 */
335#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
336#define CONFIG_HARD_I2C /* I2C with hardware support */
337#undef CONFIG_SOFT_I2C /* I2C bit-banged */
338#define CONFIG_I2C_MULTI_BUS
339#define CONFIG_I2C_CMD_TREE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
341#define CONFIG_SYS_I2C_SLAVE 0x7F
342#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
343#define CONFIG_SYS_I2C_OFFSET 0x3000
344#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Galafd83aa82008-07-25 13:31:05 -0500345
346/*
347 * I2C2 EEPROM
348 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200349#define CONFIG_ID_EEPROM
350#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500352#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
354#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
355#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500356
357/*
358 * General PCI
359 * Memory space is mapped 1-1, but I/O space must start from 0.
360 */
361
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
363#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
364#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
365#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
366#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
367#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500368
369/* controller 1, Slot 1, tgtid 1, Base address a000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_PCIE1_MEM_BASE 0x90000000
371#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
372#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
373#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
374#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
375#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500376
377/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_PCIE2_MEM_BASE 0x98000000
379#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BASE
380#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
381#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
382#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
383#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500384
385/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_PCIE3_MEM_BASE 0xa0000000
387#define CONFIG_SYS_PCIE3_MEM_PHYS CONFIG_SYS_PCIE3_MEM_BASE
388#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
389#define CONFIG_SYS_PCIE3_IO_BASE 0x00000000
390#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
391#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500392
393#if defined(CONFIG_PCI)
394
395#define CONFIG_NET_MULTI
396#define CONFIG_PCI_PNP /* do pci plug-and-play */
397
398/*PCIE video card used*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_PHYS
Kumar Galafd83aa82008-07-25 13:31:05 -0500400
401/*PCI video card used*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500403
404/* video */
405#define CONFIG_VIDEO
406
407#if defined(CONFIG_VIDEO)
408#define CONFIG_BIOSEMU
409#define CONFIG_CFB_CONSOLE
410#define CONFIG_VIDEO_SW_CURSOR
411#define CONFIG_VGA_AS_SINGLE_DEVICE
412#define CONFIG_ATI_RADEON_FB
413#define CONFIG_VIDEO_LOGO
414/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_PHYS
Kumar Galafd83aa82008-07-25 13:31:05 -0500416#endif
417
418#undef CONFIG_EEPRO100
419#undef CONFIG_TULIP
420#undef CONFIG_RTL8139
421
422#ifdef CONFIG_RTL8139
423/* This macro is used by RTL8139 but not defined in PPC architecture */
424#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
425#define _IO_BASE 0x00000000
426#endif
427
428#ifndef CONFIG_PCI_PNP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
430 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500431 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
432#endif
433
434#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
435
436#endif /* CONFIG_PCI */
437
438/* SATA */
439#define CONFIG_LIBATA
440#define CONFIG_FSL_SATA
441
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500443#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
445#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500446#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200447#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
448#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500449
450#ifdef CONFIG_FSL_SATA
451#define CONFIG_LBA48
452#define CONFIG_CMD_SATA
453#define CONFIG_DOS_PARTITION
454#define CONFIG_CMD_EXT2
455#endif
456
457#if defined(CONFIG_TSEC_ENET)
458
459#ifndef CONFIG_NET_MULTI
460#define CONFIG_NET_MULTI 1
461#endif
462
463#define CONFIG_MII 1 /* MII PHY management */
464#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
465#define CONFIG_TSEC1 1
466#define CONFIG_TSEC1_NAME "eTSEC1"
467#define CONFIG_TSEC3 1
468#define CONFIG_TSEC3_NAME "eTSEC3"
469
Jason Jin21181fd2008-10-10 11:41:00 +0800470#define CONFIG_FSL_SGMII_RISER 1
471#define SGMII_RISER_PHY_OFFSET 0x1c
472
Kumar Galafd83aa82008-07-25 13:31:05 -0500473#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
474#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
475
476#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
477#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
478
479#define TSEC1_PHYIDX 0
480#define TSEC3_PHYIDX 0
481
482#define CONFIG_ETHPRIME "eTSEC1"
483
484#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
485
486#endif /* CONFIG_TSEC_ENET */
487
488/*
489 * Environment
490 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200491#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200493#define CONFIG_ENV_ADDR 0xfff80000
Kumar Galafd83aa82008-07-25 13:31:05 -0500494#else
Jason Jin3a1e04f2008-10-31 05:07:04 -0500495#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Kumar Galafd83aa82008-07-25 13:31:05 -0500496#endif
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200497#define CONFIG_ENV_SIZE 0x2000
498#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500499
500#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500502
503/*
504 * Command line configuration.
505 */
506#include <config_cmd_default.h>
507
508#define CONFIG_CMD_IRQ
509#define CONFIG_CMD_PING
510#define CONFIG_CMD_I2C
511#define CONFIG_CMD_MII
512#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500513#define CONFIG_CMD_IRQ
514#define CONFIG_CMD_SETEXPR
Kumar Galafd83aa82008-07-25 13:31:05 -0500515
516#if defined(CONFIG_PCI)
517#define CONFIG_CMD_PCI
518#define CONFIG_CMD_BEDBUG
519#define CONFIG_CMD_NET
520#endif
521
522#undef CONFIG_WATCHDOG /* watchdog disabled */
523
524/*
525 * Miscellaneous configurable options
526 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Galafd83aa82008-07-25 13:31:05 -0500528#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
530#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Galafd83aa82008-07-25 13:31:05 -0500531#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200532#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500533#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500535#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
537#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
538#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
539#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Galafd83aa82008-07-25 13:31:05 -0500540
541/*
542 * For booting Linux, the board info and command line data
543 * have to be in the first 8 MB of memory, since this is
544 * the maximum mapped by the Linux kernel during initialization.
545 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200546#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500547
548/*
549 * Internal Definitions
550 *
551 * Boot Flags
552 */
553#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
554#define BOOTFLAG_WARM 0x02 /* Software reboot */
555
556#if defined(CONFIG_CMD_KGDB)
557#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
558#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
559#endif
560
561/*
562 * Environment Configuration
563 */
564
565/* The mac addresses for all ethernet interface */
566#if defined(CONFIG_TSEC_ENET)
567#define CONFIG_HAS_ETH0
568#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
569#define CONFIG_HAS_ETH1
570#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
571#define CONFIG_HAS_ETH2
572#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
573#define CONFIG_HAS_ETH3
574#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
575#endif
576
577#define CONFIG_IPADDR 192.168.1.254
578
579#define CONFIG_HOSTNAME unknown
580#define CONFIG_ROOTPATH /opt/nfsroot
581#define CONFIG_BOOTFILE uImage
582#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
583
584#define CONFIG_SERVERIP 192.168.1.1
585#define CONFIG_GATEWAYIP 192.168.1.1
586#define CONFIG_NETMASK 255.255.255.0
587
588/* default location for tftp and bootm */
589#define CONFIG_LOADADDR 1000000
590
591#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
592#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
593
594#define CONFIG_BAUDRATE 115200
595
596#define CONFIG_EXTRA_ENV_SETTINGS \
597 "netdev=eth0\0" \
598 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
599 "tftpflash=tftpboot $loadaddr $uboot; " \
600 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
601 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
602 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
603 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
604 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
605 "consoledev=ttyS0\0" \
606 "ramdiskaddr=2000000\0" \
607 "ramdiskfile=8536ds/ramdisk.uboot\0" \
608 "fdtaddr=c00000\0" \
609 "fdtfile=8536ds/mpc8536ds.dtb\0" \
610 "bdev=sda3\0"
611
612#define CONFIG_HDBOOT \
613 "setenv bootargs root=/dev/$bdev rw " \
614 "console=$consoledev,$baudrate $othbootargs;" \
615 "tftp $loadaddr $bootfile;" \
616 "tftp $fdtaddr $fdtfile;" \
617 "bootm $loadaddr - $fdtaddr"
618
619#define CONFIG_NFSBOOTCOMMAND \
620 "setenv bootargs root=/dev/nfs rw " \
621 "nfsroot=$serverip:$rootpath " \
622 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
623 "console=$consoledev,$baudrate $othbootargs;" \
624 "tftp $loadaddr $bootfile;" \
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr - $fdtaddr"
627
628#define CONFIG_RAMBOOTCOMMAND \
629 "setenv bootargs root=/dev/ram rw " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $ramdiskaddr $ramdiskfile;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr $ramdiskaddr $fdtaddr"
635
636#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
637
638#endif /* __CONFIG_H */