blob: a014ad094164162c30e338dbe6afb3a95cce9299 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Kumar Galaa1c0a462010-05-21 04:14:49 -05002 * Copyright 2007-2009,2010 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Kumar Galaa1c0a462010-05-21 04:14:49 -050030#include "../board/freescale/common/ics307_clk.h"
31
Mingkai Hu71497842009-09-18 11:45:09 +080032#ifdef CONFIG_MK_36BIT
Kumar Galaee1ca7e2009-07-30 15:54:07 -050033#define CONFIG_PHYS_64BIT 1
34#endif
35
Mingkai Huc2a6dca2009-09-23 15:20:37 +080036#ifdef CONFIG_MK_NAND
37#define CONFIG_NAND_U_BOOT 1
38#define CONFIG_RAMBOOT_NAND 1
39#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000
40#endif
41
Mingkai Hua74e3952009-09-23 15:20:38 +080042#ifdef CONFIG_MK_SDCARD
43#define CONFIG_RAMBOOT_SDCARD 1
44#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000
45#endif
46
47#ifdef CONFIG_MK_SPIFLASH
48#define CONFIG_RAMBOOT_SPIFLASH 1
49#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000
50#endif
51
Kumar Galafd83aa82008-07-25 13:31:05 -050052/* High Level Configuration Options */
53#define CONFIG_BOOKE 1 /* BOOKE */
54#define CONFIG_E500 1 /* BOOKE e500 family */
55#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
56#define CONFIG_MPC8536 1
57#define CONFIG_MPC8536DS 1
58
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060059#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Galafd83aa82008-07-25 13:31:05 -050060#define CONFIG_PCI 1 /* Enable PCI/PCIE */
61#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
62#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
63#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
64#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
65#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
66#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050067#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050068
69#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080070#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Galafd83aa82008-07-25 13:31:05 -050071
72#define CONFIG_TSEC_ENET /* tsec ethernet support */
73#define CONFIG_ENV_OVERWRITE
74
Kumar Galaa1c0a462010-05-21 04:14:49 -050075#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
76#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050077#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050078
79/*
80 * These can be toggled for performance analysis, otherwise use default.
81 */
82#define CONFIG_L2_CACHE /* toggle L2 cache */
83#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050084
Andy Fleming6843a6e2008-10-30 16:51:33 -050085#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
86
Kumar Galafd83aa82008-07-25 13:31:05 -050087#define CONFIG_ENABLE_36BIT_PHYS 1
88
Kumar Galaee1ca7e2009-07-30 15:54:07 -050089#ifdef CONFIG_PHYS_64BIT
90#define CONFIG_ADDR_MAP 1
91#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
92#endif
93
Mingkai Hu90975312009-09-23 15:19:32 +080094#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
95#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -050096#define CONFIG_PANIC_HANG /* do not reset board on panic */
97
98/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +080099 * Config the L2 Cache as L2 SRAM
100 */
101#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
102#ifdef CONFIG_PHYS_64BIT
103#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
104#else
105#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
106#endif
107#define CONFIG_SYS_L2_SIZE (512 << 10)
108#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
109
110/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500111 * Base addresses -- Note these are effective addresses where the
112 * actual resources get mapped (not physical addresses)
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500115#ifdef CONFIG_PHYS_64BIT
Mingkai Hu90975312009-09-23 15:19:32 +0800116#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500117#else
Mingkai Hu90975312009-09-23 15:19:32 +0800118#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500119#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800120#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Galafd83aa82008-07-25 13:31:05 -0500121
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800122#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
123#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
124#else
125#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
126#endif
127
Mingkai Hu90975312009-09-23 15:19:32 +0800128#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000)
129#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000)
130#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000)
131#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR + 0xb000)
Kumar Galafd83aa82008-07-25 13:31:05 -0500132
133/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500134#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -0500135#define CONFIG_FSL_DDR2
136#undef CONFIG_FSL_DDR_INTERACTIVE
137#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
138#define CONFIG_DDR_SPD
139#undef CONFIG_DDR_DLL
140
Dave Liud3ca1242008-10-28 17:53:38 +0800141#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500142#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
145#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500146
147#define CONFIG_NUM_DDR_CONTROLLERS 1
148#define CONFIG_DIMM_SLOTS_PER_CTLR 1
149#define CONFIG_CHIP_SELECTS_PER_CTRL 2
150
151/* I2C addresses of SPD EEPROMs */
152#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500154
155/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800156#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800158#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_DDR_TIMING_3 0x00000000
160#define CONFIG_SYS_DDR_TIMING_0 0x00260802
161#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
162#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
163#define CONFIG_SYS_DDR_MODE_1 0x00480432
164#define CONFIG_SYS_DDR_MODE_2 0x00000000
165#define CONFIG_SYS_DDR_INTERVAL 0x06180100
166#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
167#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
168#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
169#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800170#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
174#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
175#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500176
Kumar Galafd83aa82008-07-25 13:31:05 -0500177/* Make sure required options are set */
178#ifndef CONFIG_SPD_EEPROM
179#error ("CONFIG_SPD_EEPROM is required")
180#endif
181
182#undef CONFIG_CLOCKS_IN_MHZ
183
184
185/*
186 * Memory map -- xxx -this is wrong, needs updating
187 *
188 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
189 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
190 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
191 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
192 *
193 * Localbus cacheable (TBD)
194 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
195 *
196 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500197 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500198 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500199 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500200 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
201 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
202 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
203 */
204
205/*
206 * Local Bus Definitions
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500209#ifdef CONFIG_PHYS_64BIT
210#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
211#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600212#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500213#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500214
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800215#define CONFIG_FLASH_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800216 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
217 | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800218#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500219
Mingkai Hu90975312009-09-23 15:19:32 +0800220#define CONFIG_SYS_BR1_PRELIM \
221 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
222 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600223#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500224
Mingkai Hu90975312009-09-23 15:19:32 +0800225#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
226 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500228#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
229
Mingkai Hu90975312009-09-23 15:19:32 +0800230#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
231#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800233#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
234#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Kumar Galafd83aa82008-07-25 13:31:05 -0500237
Mingkai Hua74e3952009-09-23 15:20:38 +0800238#if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) \
239 || defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800240#define CONFIG_SYS_RAMBOOT
241#else
242#undef CONFIG_SYS_RAMBOOT
243#endif
244
Kumar Galafd83aa82008-07-25 13:31:05 -0500245#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_CFI
247#define CONFIG_SYS_FLASH_EMPTY_INFO
248#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500249
250#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
251
252#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
253#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500254#ifdef CONFIG_PHYS_64BIT
255#define PIXIS_BASE_PHYS 0xfffdf0000ull
256#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600257#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500258#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500259
Kumar Gala0f492b42008-12-02 14:19:33 -0600260#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800261#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500262
263#define PIXIS_ID 0x0 /* Board ID at offset 0 */
264#define PIXIS_VER 0x1 /* Board version at offset 1 */
265#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
266#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
267#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
268#define PIXIS_PWR 0x5 /* PIXIS Power status register */
269#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
270#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
271#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
272#define PIXIS_VCTL 0x10 /* VELA Control Register */
273#define PIXIS_VSTAT 0x11 /* VELA Status Register */
274#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
275#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
276#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
277#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500278#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
279#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
280#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
281#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
282#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
283#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
284#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500285#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
286#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
287#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
288#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
289#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
290#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
291#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
292#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
293#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
294#define PIXIS_VWATCH 0x24 /* Watchdog Register */
295#define PIXIS_LED 0x25 /* LED Register */
296
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800297#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
298
Kumar Galafd83aa82008-07-25 13:31:05 -0500299/* old pixis referenced names */
300#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
301#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Kumar Galafd83aa82008-07-25 13:31:05 -0500303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_INIT_RAM_LOCK 1
305#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
306#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
Mingkai Hu90975312009-09-23 15:19:32 +0800309#define CONFIG_SYS_GBL_DATA_OFFSET \
310 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500312
Mingkai Hu90975312009-09-23 15:19:32 +0800313#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
314#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500315
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800316#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500317#define CONFIG_SYS_NAND_BASE 0xffa00000
318#ifdef CONFIG_PHYS_64BIT
319#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
320#else
321#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
322#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800323#else
324#define CONFIG_SYS_NAND_BASE 0xfff00000
325#ifdef CONFIG_PHYS_64BIT
326#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
327#else
328#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
329#endif
330#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500331#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
332 CONFIG_SYS_NAND_BASE + 0x40000, \
333 CONFIG_SYS_NAND_BASE + 0x80000, \
334 CONFIG_SYS_NAND_BASE + 0xC0000}
335#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500336#define CONFIG_MTD_NAND_VERIFY_WRITE
337#define CONFIG_CMD_NAND 1
338#define CONFIG_NAND_FSL_ELBC 1
339#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
340
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800341/* NAND boot: 4K NAND loader config */
342#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
343#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
344#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
345#define CONFIG_SYS_NAND_U_BOOT_START \
346 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
347#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
348#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
349#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
350
Jason Jin3a1e04f2008-10-31 05:07:04 -0500351/* NAND flash config */
Mingkai Hu90975312009-09-23 15:19:32 +0800352#define CONFIG_NAND_BR_PRELIM \
353 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
354 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
355 | BR_PS_8 /* Port Size = 8 bit */ \
356 | BR_MS_FCM /* MSEL = FCM */ \
357 | BR_V) /* valid */
358#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
359 | OR_FCM_PGS /* Large Page*/ \
360 | OR_FCM_CSCT \
361 | OR_FCM_CST \
362 | OR_FCM_CHT \
363 | OR_FCM_SCY_1 \
364 | OR_FCM_TRLX \
365 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500366
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800367#ifdef CONFIG_RAMBOOT_NAND
368#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
369#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
370#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
371#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
372#else
373#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
374#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800375#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
376#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800377#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500378
Mingkai Hu90975312009-09-23 15:19:32 +0800379#define CONFIG_SYS_BR4_PRELIM \
380 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
381 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
382 | BR_PS_8 /* Port Size = 8 bit */ \
383 | BR_MS_FCM /* MSEL = FCM */ \
384 | BR_V) /* valid */
385#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
386#define CONFIG_SYS_BR5_PRELIM \
387 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
388 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
389 | BR_PS_8 /* Port Size = 8 bit */ \
390 | BR_MS_FCM /* MSEL = FCM */ \
391 | BR_V) /* valid */
392#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500393
Mingkai Hu90975312009-09-23 15:19:32 +0800394#define CONFIG_SYS_BR6_PRELIM \
395 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
396 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
397 | BR_PS_8 /* Port Size = 8 bit */ \
398 | BR_MS_FCM /* MSEL = FCM */ \
399 | BR_V) /* valid */
400#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500401
Kumar Galafd83aa82008-07-25 13:31:05 -0500402/* Serial Port - controlled on board with jumper J8
403 * open - index 2
404 * shorted - index 1
405 */
406#define CONFIG_CONS_INDEX 1
407#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200408#define CONFIG_SYS_NS16550
409#define CONFIG_SYS_NS16550_SERIAL
410#define CONFIG_SYS_NS16550_REG_SIZE 1
411#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500412#ifdef CONFIG_NAND_SPL
413#define CONFIG_NS16550_MIN_FUNCTIONS
414#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500415
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500417 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
418
Mingkai Hu90975312009-09-23 15:19:32 +0800419#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
420#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500421
422/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_HUSH_PARSER
424#ifdef CONFIG_SYS_HUSH_PARSER
425#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Galafd83aa82008-07-25 13:31:05 -0500426#endif
427
428/*
429 * Pass open firmware flat tree
430 */
431#define CONFIG_OF_LIBFDT 1
432#define CONFIG_OF_BOARD_SETUP 1
433#define CONFIG_OF_STDOUT_VIA_ALIAS 1
434
Kumar Galafd83aa82008-07-25 13:31:05 -0500435/*
436 * I2C
437 */
438#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
439#define CONFIG_HARD_I2C /* I2C with hardware support */
440#undef CONFIG_SOFT_I2C /* I2C bit-banged */
441#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
443#define CONFIG_SYS_I2C_SLAVE 0x7F
444#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
445#define CONFIG_SYS_I2C_OFFSET 0x3000
446#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Galafd83aa82008-07-25 13:31:05 -0500447
448/*
449 * I2C2 EEPROM
450 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200451#define CONFIG_ID_EEPROM
452#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200453#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500454#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
456#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
457#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500458
459/*
460 * General PCI
461 * Memory space is mapped 1-1, but I/O space must start from 0.
462 */
463
Kumar Galaef43b6e2008-12-02 16:08:39 -0600464#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500465#ifdef CONFIG_PHYS_64BIT
466#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
467#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
468#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600469#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
470#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500471#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500473#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
474#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
475#ifdef CONFIG_PHYS_64BIT
476#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
477#else
478#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
479#endif
480#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500481
482/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600483#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500484#ifdef CONFIG_PHYS_64BIT
485#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
486#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
487#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600488#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600489#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500490#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600492#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500493#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
494#ifdef CONFIG_PHYS_64BIT
495#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
496#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200497#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500498#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500500
501/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600502#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500503#ifdef CONFIG_PHYS_64BIT
504#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
505#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
506#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600507#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600508#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500509#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200510#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600511#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500512#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
513#ifdef CONFIG_PHYS_64BIT
514#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
515#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500517#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500519
520/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600521#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500522#ifdef CONFIG_PHYS_64BIT
523#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
524#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
525#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600526#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600527#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500528#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600530#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500531#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
532#ifdef CONFIG_PHYS_64BIT
533#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
534#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500536#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500538
539#if defined(CONFIG_PCI)
540
541#define CONFIG_NET_MULTI
542#define CONFIG_PCI_PNP /* do pci plug-and-play */
543
544/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600545#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500546
547/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600548/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500549
550/* video */
551#define CONFIG_VIDEO
552
553#if defined(CONFIG_VIDEO)
554#define CONFIG_BIOSEMU
555#define CONFIG_CFB_CONSOLE
556#define CONFIG_VIDEO_SW_CURSOR
557#define CONFIG_VGA_AS_SINGLE_DEVICE
558#define CONFIG_ATI_RADEON_FB
559#define CONFIG_VIDEO_LOGO
560/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600561#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500562#endif
563
564#undef CONFIG_EEPRO100
565#undef CONFIG_TULIP
566#undef CONFIG_RTL8139
567
Kumar Galafd83aa82008-07-25 13:31:05 -0500568#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600569 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
570 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500571 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
572#endif
573
574#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
575
576#endif /* CONFIG_PCI */
577
578/* SATA */
579#define CONFIG_LIBATA
580#define CONFIG_FSL_SATA
581
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500583#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200584#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
585#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500586#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200587#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
588#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500589
590#ifdef CONFIG_FSL_SATA
591#define CONFIG_LBA48
592#define CONFIG_CMD_SATA
593#define CONFIG_DOS_PARTITION
594#define CONFIG_CMD_EXT2
595#endif
596
597#if defined(CONFIG_TSEC_ENET)
598
599#ifndef CONFIG_NET_MULTI
600#define CONFIG_NET_MULTI 1
601#endif
602
603#define CONFIG_MII 1 /* MII PHY management */
604#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
605#define CONFIG_TSEC1 1
606#define CONFIG_TSEC1_NAME "eTSEC1"
607#define CONFIG_TSEC3 1
608#define CONFIG_TSEC3_NAME "eTSEC3"
609
Jason Jin21181fd2008-10-10 11:41:00 +0800610#define CONFIG_FSL_SGMII_RISER 1
611#define SGMII_RISER_PHY_OFFSET 0x1c
612
Kumar Galafd83aa82008-07-25 13:31:05 -0500613#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
614#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
615
616#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
617#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
618
619#define TSEC1_PHYIDX 0
620#define TSEC3_PHYIDX 0
621
622#define CONFIG_ETHPRIME "eTSEC1"
623
624#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
625
626#endif /* CONFIG_TSEC_ENET */
627
628/*
629 * Environment
630 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800631
632#if defined(CONFIG_SYS_RAMBOOT)
633#if defined(CONFIG_RAMBOOT_NAND)
634 #define CONFIG_ENV_IS_IN_NAND 1
635 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
636 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Mingkai Hua74e3952009-09-23 15:20:38 +0800637#elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
638 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
639 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
640 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800641#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500642#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800643 #define CONFIG_ENV_IS_IN_FLASH 1
644 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
645 #define CONFIG_ENV_ADDR 0xfff80000
646 #else
647 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
648 #endif
649 #define CONFIG_ENV_SIZE 0x2000
650 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500651#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500652
653#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200654#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500655
656/*
657 * Command line configuration.
658 */
659#include <config_cmd_default.h>
660
661#define CONFIG_CMD_IRQ
662#define CONFIG_CMD_PING
663#define CONFIG_CMD_I2C
664#define CONFIG_CMD_MII
665#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500666#define CONFIG_CMD_IRQ
667#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500668#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500669
670#if defined(CONFIG_PCI)
671#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500672#define CONFIG_CMD_NET
673#endif
674
675#undef CONFIG_WATCHDOG /* watchdog disabled */
676
Andy Fleming6843a6e2008-10-30 16:51:33 -0500677#define CONFIG_MMC 1
678
679#ifdef CONFIG_MMC
680#define CONFIG_FSL_ESDHC
681#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
682#define CONFIG_CMD_MMC
683#define CONFIG_GENERIC_MMC
684#define CONFIG_CMD_EXT2
685#define CONFIG_CMD_FAT
686#define CONFIG_DOS_PARTITION
687#endif
688
Kumar Galafd83aa82008-07-25 13:31:05 -0500689/*
690 * Miscellaneous configurable options
691 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200692#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800693#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200694#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
695#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Galafd83aa82008-07-25 13:31:05 -0500696#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200697#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500698#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200699#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500700#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800701#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
702 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200703#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800704#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200705#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Galafd83aa82008-07-25 13:31:05 -0500706
707/*
708 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500709 * have to be in the first 16 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500710 * the maximum mapped by the Linux kernel during initialization.
711 */
Mingkai Hu90975312009-09-23 15:19:32 +0800712#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
Kumar Galafd83aa82008-07-25 13:31:05 -0500713
714/*
715 * Internal Definitions
716 *
717 * Boot Flags
718 */
719#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
720#define BOOTFLAG_WARM 0x02 /* Software reboot */
721
722#if defined(CONFIG_CMD_KGDB)
723#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
724#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
725#endif
726
727/*
728 * Environment Configuration
729 */
730
731/* The mac addresses for all ethernet interface */
732#if defined(CONFIG_TSEC_ENET)
733#define CONFIG_HAS_ETH0
734#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
735#define CONFIG_HAS_ETH1
736#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
737#define CONFIG_HAS_ETH2
738#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
739#define CONFIG_HAS_ETH3
740#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
741#endif
742
743#define CONFIG_IPADDR 192.168.1.254
744
745#define CONFIG_HOSTNAME unknown
746#define CONFIG_ROOTPATH /opt/nfsroot
747#define CONFIG_BOOTFILE uImage
Mingkai Hu90975312009-09-23 15:19:32 +0800748#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500749
750#define CONFIG_SERVERIP 192.168.1.1
751#define CONFIG_GATEWAYIP 192.168.1.1
752#define CONFIG_NETMASK 255.255.255.0
753
754/* default location for tftp and bootm */
755#define CONFIG_LOADADDR 1000000
756
757#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
758#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
759
760#define CONFIG_BAUDRATE 115200
761
762#define CONFIG_EXTRA_ENV_SETTINGS \
763 "netdev=eth0\0" \
764 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
765 "tftpflash=tftpboot $loadaddr $uboot; " \
766 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
767 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
768 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
769 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
770 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
771 "consoledev=ttyS0\0" \
772 "ramdiskaddr=2000000\0" \
773 "ramdiskfile=8536ds/ramdisk.uboot\0" \
774 "fdtaddr=c00000\0" \
775 "fdtfile=8536ds/mpc8536ds.dtb\0" \
Vivek Mahajanab4d63d2009-05-25 17:23:18 +0530776 "bdev=sda3\0" \
777 "usb_phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500778
779#define CONFIG_HDBOOT \
780 "setenv bootargs root=/dev/$bdev rw " \
781 "console=$consoledev,$baudrate $othbootargs;" \
782 "tftp $loadaddr $bootfile;" \
783 "tftp $fdtaddr $fdtfile;" \
784 "bootm $loadaddr - $fdtaddr"
785
786#define CONFIG_NFSBOOTCOMMAND \
787 "setenv bootargs root=/dev/nfs rw " \
788 "nfsroot=$serverip:$rootpath " \
789 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
790 "console=$consoledev,$baudrate $othbootargs;" \
791 "tftp $loadaddr $bootfile;" \
792 "tftp $fdtaddr $fdtfile;" \
793 "bootm $loadaddr - $fdtaddr"
794
795#define CONFIG_RAMBOOTCOMMAND \
796 "setenv bootargs root=/dev/ram rw " \
797 "console=$consoledev,$baudrate $othbootargs;" \
798 "tftp $ramdiskaddr $ramdiskfile;" \
799 "tftp $loadaddr $bootfile;" \
800 "tftp $fdtaddr $fdtfile;" \
801 "bootm $loadaddr $ramdiskaddr $fdtaddr"
802
803#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
804
805#endif /* __CONFIG_H */