blob: 13300de3eac1dcfb4161cbb03dac3852e1b2455a [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2007-2009,2010-2011 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Kumar Galaa1c0a462010-05-21 04:14:49 -050030#include "../board/freescale/common/ics307_clk.h"
31
Wolfgang Denkdc25d152010-10-04 19:58:00 +020032#ifdef CONFIG_36BIT
Kumar Galaee1ca7e2009-07-30 15:54:07 -050033#define CONFIG_PHYS_64BIT 1
34#endif
35
Wolfgang Denkdc25d152010-10-04 19:58:00 +020036#ifdef CONFIG_NAND
Mingkai Huc2a6dca2009-09-23 15:20:37 +080037#define CONFIG_NAND_U_BOOT 1
38#define CONFIG_RAMBOOT_NAND 1
Haiying Wang31b90122010-11-10 15:37:13 -050039#ifdef CONFIG_NAND_SPL
40#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
42#else
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang31b90122010-11-10 15:37:13 -050044#endif /* CONFIG_NAND_SPL */
Mingkai Huc2a6dca2009-09-23 15:20:37 +080045#endif
46
Wolfgang Denkdc25d152010-10-04 19:58:00 +020047#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080048#define CONFIG_RAMBOOT_SDCARD 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020049#define CONFIG_SYS_TEXT_BASE 0xf8f80000
Kumar Galae727a362011-01-12 02:48:53 -060050#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hua74e3952009-09-23 15:20:38 +080051#endif
52
Wolfgang Denkdc25d152010-10-04 19:58:00 +020053#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080054#define CONFIG_RAMBOOT_SPIFLASH 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020055#define CONFIG_SYS_TEXT_BASE 0xf8f80000
Kumar Galae727a362011-01-12 02:48:53 -060056#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020057#endif
58
59#ifndef CONFIG_SYS_TEXT_BASE
60#define CONFIG_SYS_TEXT_BASE 0xeff80000
Mingkai Hua74e3952009-09-23 15:20:38 +080061#endif
62
Kumar Galae727a362011-01-12 02:48:53 -060063#ifndef CONFIG_RESET_VECTOR_ADDRESS
64#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
65#endif
66
Haiying Wang31b90122010-11-10 15:37:13 -050067#ifndef CONFIG_SYS_MONITOR_BASE
68#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
69#endif
70
Kumar Galafd83aa82008-07-25 13:31:05 -050071/* High Level Configuration Options */
72#define CONFIG_BOOKE 1 /* BOOKE */
73#define CONFIG_E500 1 /* BOOKE e500 family */
74#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
75#define CONFIG_MPC8536 1
76#define CONFIG_MPC8536DS 1
77
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060078#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Galafd83aa82008-07-25 13:31:05 -050079#define CONFIG_PCI 1 /* Enable PCI/PCIE */
80#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
81#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
82#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
83#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
84#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
85#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050086#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050087
88#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080089#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Galafd83aa82008-07-25 13:31:05 -050090
91#define CONFIG_TSEC_ENET /* tsec ethernet support */
92#define CONFIG_ENV_OVERWRITE
93
Kumar Galaa1c0a462010-05-21 04:14:49 -050094#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
95#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050096#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050097
98/*
99 * These can be toggled for performance analysis, otherwise use default.
100 */
101#define CONFIG_L2_CACHE /* toggle L2 cache */
102#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -0500103
Andy Fleming6843a6e2008-10-30 16:51:33 -0500104#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
105
Kumar Galafd83aa82008-07-25 13:31:05 -0500106#define CONFIG_ENABLE_36BIT_PHYS 1
107
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500108#ifdef CONFIG_PHYS_64BIT
109#define CONFIG_ADDR_MAP 1
110#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
111#endif
112
Mingkai Hu90975312009-09-23 15:19:32 +0800113#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
114#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500115#define CONFIG_PANIC_HANG /* do not reset board on panic */
116
117/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800118 * Config the L2 Cache as L2 SRAM
119 */
120#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
121#ifdef CONFIG_PHYS_64BIT
122#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
123#else
124#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
125#endif
126#define CONFIG_SYS_L2_SIZE (512 << 10)
127#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
128
129/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500130 * Base addresses -- Note these are effective addresses where the
131 * actual resources get mapped (not physical addresses)
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500134#ifdef CONFIG_PHYS_64BIT
Mingkai Hu90975312009-09-23 15:19:32 +0800135#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500136#else
Mingkai Hu90975312009-09-23 15:19:32 +0800137#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500138#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800139#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Galafd83aa82008-07-25 13:31:05 -0500140
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800141#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
142#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
143#else
144#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
145#endif
146
Kumar Galafd83aa82008-07-25 13:31:05 -0500147/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500148#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -0500149#define CONFIG_FSL_DDR2
150#undef CONFIG_FSL_DDR_INTERACTIVE
151#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
152#define CONFIG_DDR_SPD
Kumar Galafd83aa82008-07-25 13:31:05 -0500153
Dave Liud3ca1242008-10-28 17:53:38 +0800154#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500155#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
158#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500159
160#define CONFIG_NUM_DDR_CONTROLLERS 1
161#define CONFIG_DIMM_SLOTS_PER_CTLR 1
162#define CONFIG_CHIP_SELECTS_PER_CTRL 2
163
164/* I2C addresses of SPD EEPROMs */
165#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500167
168/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800169#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800171#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_DDR_TIMING_3 0x00000000
173#define CONFIG_SYS_DDR_TIMING_0 0x00260802
174#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
175#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
176#define CONFIG_SYS_DDR_MODE_1 0x00480432
177#define CONFIG_SYS_DDR_MODE_2 0x00000000
178#define CONFIG_SYS_DDR_INTERVAL 0x06180100
179#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
180#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
181#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
182#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800183#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
187#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
188#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500189
Kumar Galafd83aa82008-07-25 13:31:05 -0500190/* Make sure required options are set */
191#ifndef CONFIG_SPD_EEPROM
192#error ("CONFIG_SPD_EEPROM is required")
193#endif
194
195#undef CONFIG_CLOCKS_IN_MHZ
196
197
198/*
199 * Memory map -- xxx -this is wrong, needs updating
200 *
201 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
202 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
203 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
204 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
205 *
206 * Localbus cacheable (TBD)
207 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
208 *
209 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500210 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500211 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500212 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500213 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
214 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
215 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
216 */
217
218/*
219 * Local Bus Definitions
220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500222#ifdef CONFIG_PHYS_64BIT
223#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
224#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600225#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500226#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500227
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800228#define CONFIG_FLASH_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800229 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
230 | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800231#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500232
Mingkai Hu90975312009-09-23 15:19:32 +0800233#define CONFIG_SYS_BR1_PRELIM \
234 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
235 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600236#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500237
Mingkai Hu90975312009-09-23 15:19:32 +0800238#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
239 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500241#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
242
Mingkai Hu90975312009-09-23 15:19:32 +0800243#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
244#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800246#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
247#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500248
Kumar Galab1dd51f2010-11-29 14:32:11 -0600249#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
250 defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800251#define CONFIG_SYS_RAMBOOT
Kumar Galab1dd51f2010-11-29 14:32:11 -0600252#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800253#else
254#undef CONFIG_SYS_RAMBOOT
255#endif
256
Kumar Galafd83aa82008-07-25 13:31:05 -0500257#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_FLASH_CFI
259#define CONFIG_SYS_FLASH_EMPTY_INFO
260#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500261
262#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
263
264#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
265#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500266#ifdef CONFIG_PHYS_64BIT
267#define PIXIS_BASE_PHYS 0xfffdf0000ull
268#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600269#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500270#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500271
Kumar Gala0f492b42008-12-02 14:19:33 -0600272#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800273#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500274
275#define PIXIS_ID 0x0 /* Board ID at offset 0 */
276#define PIXIS_VER 0x1 /* Board version at offset 1 */
277#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
278#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
279#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
280#define PIXIS_PWR 0x5 /* PIXIS Power status register */
281#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
282#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
283#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
284#define PIXIS_VCTL 0x10 /* VELA Control Register */
285#define PIXIS_VSTAT 0x11 /* VELA Status Register */
286#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
287#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
288#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
289#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500290#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
291#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
292#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
293#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
294#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
295#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
296#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500297#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
298#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
299#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
300#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
301#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
302#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
303#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
304#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
305#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
306#define PIXIS_VWATCH 0x24 /* Watchdog Register */
307#define PIXIS_LED 0x25 /* LED Register */
308
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800309#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
310
Kumar Galafd83aa82008-07-25 13:31:05 -0500311/* old pixis referenced names */
312#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
313#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock3cde72b2011-02-25 16:20:11 -0600314#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Galafd83aa82008-07-25 13:31:05 -0500315
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_INIT_RAM_LOCK 1
317#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200318#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500319
Mingkai Hu90975312009-09-23 15:19:32 +0800320#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200321 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500323
Mingkai Hu90975312009-09-23 15:19:32 +0800324#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
325#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500326
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800327#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500328#define CONFIG_SYS_NAND_BASE 0xffa00000
329#ifdef CONFIG_PHYS_64BIT
330#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
331#else
332#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
333#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800334#else
335#define CONFIG_SYS_NAND_BASE 0xfff00000
336#ifdef CONFIG_PHYS_64BIT
337#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
338#else
339#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
340#endif
341#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500342#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
343 CONFIG_SYS_NAND_BASE + 0x40000, \
344 CONFIG_SYS_NAND_BASE + 0x80000, \
345 CONFIG_SYS_NAND_BASE + 0xC0000}
346#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500347#define CONFIG_MTD_NAND_VERIFY_WRITE
348#define CONFIG_CMD_NAND 1
349#define CONFIG_NAND_FSL_ELBC 1
350#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
351
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800352/* NAND boot: 4K NAND loader config */
353#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
354#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
355#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
356#define CONFIG_SYS_NAND_U_BOOT_START \
357 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
358#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
359#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
360#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
361
Jason Jin3a1e04f2008-10-31 05:07:04 -0500362/* NAND flash config */
Mingkai Hu90975312009-09-23 15:19:32 +0800363#define CONFIG_NAND_BR_PRELIM \
364 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
365 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
366 | BR_PS_8 /* Port Size = 8 bit */ \
367 | BR_MS_FCM /* MSEL = FCM */ \
368 | BR_V) /* valid */
369#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
370 | OR_FCM_PGS /* Large Page*/ \
371 | OR_FCM_CSCT \
372 | OR_FCM_CST \
373 | OR_FCM_CHT \
374 | OR_FCM_SCY_1 \
375 | OR_FCM_TRLX \
376 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500377
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800378#ifdef CONFIG_RAMBOOT_NAND
379#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
380#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
381#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
382#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
383#else
384#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
385#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800386#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
387#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800388#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500389
Mingkai Hu90975312009-09-23 15:19:32 +0800390#define CONFIG_SYS_BR4_PRELIM \
391 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
392 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
393 | BR_PS_8 /* Port Size = 8 bit */ \
394 | BR_MS_FCM /* MSEL = FCM */ \
395 | BR_V) /* valid */
396#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
397#define CONFIG_SYS_BR5_PRELIM \
398 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
399 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
400 | BR_PS_8 /* Port Size = 8 bit */ \
401 | BR_MS_FCM /* MSEL = FCM */ \
402 | BR_V) /* valid */
403#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500404
Mingkai Hu90975312009-09-23 15:19:32 +0800405#define CONFIG_SYS_BR6_PRELIM \
406 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
407 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
408 | BR_PS_8 /* Port Size = 8 bit */ \
409 | BR_MS_FCM /* MSEL = FCM */ \
410 | BR_V) /* valid */
411#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500412
Kumar Galafd83aa82008-07-25 13:31:05 -0500413/* Serial Port - controlled on board with jumper J8
414 * open - index 2
415 * shorted - index 1
416 */
417#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200418#define CONFIG_SYS_NS16550
419#define CONFIG_SYS_NS16550_SERIAL
420#define CONFIG_SYS_NS16550_REG_SIZE 1
421#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500422#ifdef CONFIG_NAND_SPL
423#define CONFIG_NS16550_MIN_FUNCTIONS
424#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500425
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500427 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
428
Mingkai Hu90975312009-09-23 15:19:32 +0800429#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
430#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500431
432/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_HUSH_PARSER
434#ifdef CONFIG_SYS_HUSH_PARSER
435#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Galafd83aa82008-07-25 13:31:05 -0500436#endif
437
438/*
439 * Pass open firmware flat tree
440 */
441#define CONFIG_OF_LIBFDT 1
442#define CONFIG_OF_BOARD_SETUP 1
443#define CONFIG_OF_STDOUT_VIA_ALIAS 1
444
Kumar Galafd83aa82008-07-25 13:31:05 -0500445/*
446 * I2C
447 */
448#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
449#define CONFIG_HARD_I2C /* I2C with hardware support */
450#undef CONFIG_SOFT_I2C /* I2C bit-banged */
451#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
453#define CONFIG_SYS_I2C_SLAVE 0x7F
454#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
455#define CONFIG_SYS_I2C_OFFSET 0x3000
456#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Galafd83aa82008-07-25 13:31:05 -0500457
458/*
459 * I2C2 EEPROM
460 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200461#define CONFIG_ID_EEPROM
462#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500464#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
466#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
467#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500468
469/*
470 * General PCI
471 * Memory space is mapped 1-1, but I/O space must start from 0.
472 */
473
Kumar Galaef43b6e2008-12-02 16:08:39 -0600474#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500475#ifdef CONFIG_PHYS_64BIT
476#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
477#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
478#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600479#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
480#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500481#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500483#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
484#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
485#ifdef CONFIG_PHYS_64BIT
486#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
487#else
488#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
489#endif
490#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500491
492/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600493#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600494#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500495#ifdef CONFIG_PHYS_64BIT
496#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
497#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
498#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600499#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600500#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500501#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600503#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500504#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
505#ifdef CONFIG_PHYS_64BIT
506#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
507#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500509#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200510#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500511
512/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600513#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600514#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500515#ifdef CONFIG_PHYS_64BIT
516#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
517#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
518#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600519#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600520#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500521#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600523#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500524#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
525#ifdef CONFIG_PHYS_64BIT
526#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
527#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500529#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500531
532/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600533#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600534#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500535#ifdef CONFIG_PHYS_64BIT
536#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
537#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
538#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600539#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600540#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500541#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600543#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500544#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
545#ifdef CONFIG_PHYS_64BIT
546#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
547#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200548#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500549#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500551
552#if defined(CONFIG_PCI)
553
554#define CONFIG_NET_MULTI
555#define CONFIG_PCI_PNP /* do pci plug-and-play */
556
557/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600558#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500559
560/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600561/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500562
563/* video */
564#define CONFIG_VIDEO
565
566#if defined(CONFIG_VIDEO)
567#define CONFIG_BIOSEMU
568#define CONFIG_CFB_CONSOLE
569#define CONFIG_VIDEO_SW_CURSOR
570#define CONFIG_VGA_AS_SINGLE_DEVICE
571#define CONFIG_ATI_RADEON_FB
572#define CONFIG_VIDEO_LOGO
573/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600574#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500575#endif
576
577#undef CONFIG_EEPRO100
578#undef CONFIG_TULIP
579#undef CONFIG_RTL8139
580
Kumar Galafd83aa82008-07-25 13:31:05 -0500581#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600582 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
583 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500584 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
585#endif
586
587#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
588
589#endif /* CONFIG_PCI */
590
591/* SATA */
592#define CONFIG_LIBATA
593#define CONFIG_FSL_SATA
594
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200595#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500596#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200597#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
598#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500599#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200600#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
601#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500602
603#ifdef CONFIG_FSL_SATA
604#define CONFIG_LBA48
605#define CONFIG_CMD_SATA
606#define CONFIG_DOS_PARTITION
607#define CONFIG_CMD_EXT2
608#endif
609
610#if defined(CONFIG_TSEC_ENET)
611
612#ifndef CONFIG_NET_MULTI
613#define CONFIG_NET_MULTI 1
614#endif
615
616#define CONFIG_MII 1 /* MII PHY management */
617#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
618#define CONFIG_TSEC1 1
619#define CONFIG_TSEC1_NAME "eTSEC1"
620#define CONFIG_TSEC3 1
621#define CONFIG_TSEC3_NAME "eTSEC3"
622
Jason Jin21181fd2008-10-10 11:41:00 +0800623#define CONFIG_FSL_SGMII_RISER 1
624#define SGMII_RISER_PHY_OFFSET 0x1c
625
Kumar Galafd83aa82008-07-25 13:31:05 -0500626#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
627#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
628
629#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
630#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
631
632#define TSEC1_PHYIDX 0
633#define TSEC3_PHYIDX 0
634
635#define CONFIG_ETHPRIME "eTSEC1"
636
637#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
638
639#endif /* CONFIG_TSEC_ENET */
640
641/*
642 * Environment
643 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800644
645#if defined(CONFIG_SYS_RAMBOOT)
646#if defined(CONFIG_RAMBOOT_NAND)
647 #define CONFIG_ENV_IS_IN_NAND 1
648 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
649 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Mingkai Hua74e3952009-09-23 15:20:38 +0800650#elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
651 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
652 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
653 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800654#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500655#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800656 #define CONFIG_ENV_IS_IN_FLASH 1
657 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
658 #define CONFIG_ENV_ADDR 0xfff80000
659 #else
660 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
661 #endif
662 #define CONFIG_ENV_SIZE 0x2000
663 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500664#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500665
666#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200667#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500668
669/*
670 * Command line configuration.
671 */
672#include <config_cmd_default.h>
673
674#define CONFIG_CMD_IRQ
675#define CONFIG_CMD_PING
676#define CONFIG_CMD_I2C
677#define CONFIG_CMD_MII
678#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500679#define CONFIG_CMD_IRQ
680#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500681#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500682
683#if defined(CONFIG_PCI)
684#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500685#define CONFIG_CMD_NET
686#endif
687
688#undef CONFIG_WATCHDOG /* watchdog disabled */
689
Andy Fleming6843a6e2008-10-30 16:51:33 -0500690#define CONFIG_MMC 1
691
692#ifdef CONFIG_MMC
693#define CONFIG_FSL_ESDHC
694#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
695#define CONFIG_CMD_MMC
696#define CONFIG_GENERIC_MMC
697#define CONFIG_CMD_EXT2
698#define CONFIG_CMD_FAT
699#define CONFIG_DOS_PARTITION
700#endif
701
Kumar Galafd83aa82008-07-25 13:31:05 -0500702/*
703 * Miscellaneous configurable options
704 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200705#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800706#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500707#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200708#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
709#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Galafd83aa82008-07-25 13:31:05 -0500710#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200711#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500712#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200713#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500714#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800715#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
716 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200717#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800718#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200719#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Galafd83aa82008-07-25 13:31:05 -0500720
721/*
722 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500723 * have to be in the first 16 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500724 * the maximum mapped by the Linux kernel during initialization.
725 */
Mingkai Hu90975312009-09-23 15:19:32 +0800726#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
Kumar Galaa9db4ec2011-01-11 00:52:35 -0600727#define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500728
Kumar Galafd83aa82008-07-25 13:31:05 -0500729#if defined(CONFIG_CMD_KGDB)
730#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
731#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
732#endif
733
734/*
735 * Environment Configuration
736 */
737
738/* The mac addresses for all ethernet interface */
739#if defined(CONFIG_TSEC_ENET)
740#define CONFIG_HAS_ETH0
741#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
742#define CONFIG_HAS_ETH1
743#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
744#define CONFIG_HAS_ETH2
745#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
746#define CONFIG_HAS_ETH3
747#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
748#endif
749
750#define CONFIG_IPADDR 192.168.1.254
751
752#define CONFIG_HOSTNAME unknown
753#define CONFIG_ROOTPATH /opt/nfsroot
754#define CONFIG_BOOTFILE uImage
Mingkai Hu90975312009-09-23 15:19:32 +0800755#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500756
757#define CONFIG_SERVERIP 192.168.1.1
758#define CONFIG_GATEWAYIP 192.168.1.1
759#define CONFIG_NETMASK 255.255.255.0
760
761/* default location for tftp and bootm */
762#define CONFIG_LOADADDR 1000000
763
764#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
765#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
766
767#define CONFIG_BAUDRATE 115200
768
769#define CONFIG_EXTRA_ENV_SETTINGS \
770 "netdev=eth0\0" \
771 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
772 "tftpflash=tftpboot $loadaddr $uboot; " \
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200773 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
774 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
775 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
776 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
777 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Kumar Galafd83aa82008-07-25 13:31:05 -0500778 "consoledev=ttyS0\0" \
779 "ramdiskaddr=2000000\0" \
780 "ramdiskfile=8536ds/ramdisk.uboot\0" \
781 "fdtaddr=c00000\0" \
782 "fdtfile=8536ds/mpc8536ds.dtb\0" \
Vivek Mahajanab4d63d2009-05-25 17:23:18 +0530783 "bdev=sda3\0" \
784 "usb_phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500785
786#define CONFIG_HDBOOT \
787 "setenv bootargs root=/dev/$bdev rw " \
788 "console=$consoledev,$baudrate $othbootargs;" \
789 "tftp $loadaddr $bootfile;" \
790 "tftp $fdtaddr $fdtfile;" \
791 "bootm $loadaddr - $fdtaddr"
792
793#define CONFIG_NFSBOOTCOMMAND \
794 "setenv bootargs root=/dev/nfs rw " \
795 "nfsroot=$serverip:$rootpath " \
796 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
797 "console=$consoledev,$baudrate $othbootargs;" \
798 "tftp $loadaddr $bootfile;" \
799 "tftp $fdtaddr $fdtfile;" \
800 "bootm $loadaddr - $fdtaddr"
801
802#define CONFIG_RAMBOOTCOMMAND \
803 "setenv bootargs root=/dev/ram rw " \
804 "console=$consoledev,$baudrate $othbootargs;" \
805 "tftp $ramdiskaddr $ramdiskfile;" \
806 "tftp $loadaddr $bootfile;" \
807 "tftp $fdtaddr $fdtfile;" \
808 "bootm $loadaddr $ramdiskaddr $fdtaddr"
809
810#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
811
812#endif /* __CONFIG_H */