blob: e19f55aa9b5e9fbfe85cb57aa441505c622002af [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00004 */
5
6#include <common.h>
7#include <asm/io.h>
8#include <asm/u-boot.h>
9#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000011#include <asm/arch/reset_manager.h>
12#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050013#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060014#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050015#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080016#include <asm/arch/misc.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050017#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050018#include <asm/arch/sdram.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080019#include <asm/sections.h>
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +020020#include <debug_uart.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080021#include <fdtdec.h>
22#include <watchdog.h>
Simon Goldschmidt24910c32019-04-16 22:04:39 +020023#include <dm/uclass.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000024
25DECLARE_GLOBAL_DATA_PTR;
26
Marek Vasut1a7728f2015-07-09 05:36:23 +020027u32 spl_boot_device(void)
28{
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080029 const u32 bsel = readl(socfpga_get_sysmgr_addr() +
30 SYSMGR_GEN5_BOOTINFO);
Marek Vasut46193c32015-07-21 16:11:16 +020031
Ley Foon Tan9db517e2017-04-26 02:44:45 +080032 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut46193c32015-07-21 16:11:16 +020033 case 0x1: /* FPGA (HPS2FPGA Bridge) */
34 return BOOT_DEVICE_RAM;
35 case 0x2: /* NAND Flash (1.8V) */
36 case 0x3: /* NAND Flash (3.0V) */
37 return BOOT_DEVICE_NAND;
38 case 0x4: /* SD/MMC External Transceiver (1.8V) */
39 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020040 return BOOT_DEVICE_MMC1;
41 case 0x6: /* QSPI Flash (1.8V) */
42 case 0x7: /* QSPI Flash (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020043 return BOOT_DEVICE_SPI;
44 default:
45 printf("Invalid boot device (bsel=%08x)!\n", bsel);
46 hang();
47 }
Marek Vasut1029caf2015-07-10 00:04:23 +020048}
Ley Foon Tan3305ba72018-05-24 00:17:27 +080049
50#ifdef CONFIG_SPL_MMC_SUPPORT
51u32 spl_boot_mode(const u32 boot_device)
52{
Tien Fong Chee6091dd12019-01-23 14:20:05 +080053#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080054 return MMCSD_MODE_FS;
55#else
56 return MMCSD_MODE_RAW;
57#endif
58}
59#endif
Marek Vasut1029caf2015-07-10 00:04:23 +020060
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050061void board_init_f(ulong dummy)
62{
Marek Vasut1a7728f2015-07-09 05:36:23 +020063 const struct cm_config *cm_default_cfg = cm_get_default_config();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050064 unsigned long reg;
Simon Goldschmidt17a1c612018-08-13 09:33:44 +020065 int ret;
Simon Goldschmidt24910c32019-04-16 22:04:39 +020066 struct udevice *dev;
Marek Vasut1a7728f2015-07-09 05:36:23 +020067
Ley Foon Tanfed4c952019-11-08 10:38:19 +080068 ret = spl_early_init();
69 if (ret)
70 hang();
71
72 socfpga_get_managers_addr();
73
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050074 /*
Ley Foon Tanfed4c952019-11-08 10:38:19 +080075 * Clear fake OCRAM ECC first as SBE
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050076 * and DBE might triggered during power on
77 */
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080078 reg = readl(socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050079 if (reg & SYSMGR_ECC_OCRAM_SERR)
80 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080081 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050082 if (reg & SYSMGR_ECC_OCRAM_DERR)
83 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080084 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050085
Simon Goldschmidt8e302032018-08-13 21:34:35 +020086 socfpga_sdram_remap_zero();
Marek Vasut2880c112019-02-19 01:07:21 +010087 socfpga_pl310_clear();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050088
Chin Liang See6ae44732013-12-02 12:01:39 -060089 debug("Freezing all I/O banks\n");
90 /* freeze all IO banks */
91 sys_mgr_frzctrl_freeze_req();
92
Marek Vasut8784e7e2015-07-09 05:21:02 +020093 /* Put everything into reset but L4WD0. */
94 socfpga_per_reset_all();
Simon Goldschmidtda13a0a2018-10-10 14:55:23 +020095
96 if (!socfpga_is_booting_from_fpga()) {
97 /* Put FPGA bridges into reset too. */
98 socfpga_bridges_reset(1);
99 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200100
Marek Vasut75f6b5c2015-07-09 02:51:56 +0200101 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500102 timer_init();
103
Chin Liang Seecb350602014-03-04 22:13:53 -0600104 debug("Reconfigure Clock Manager\n");
105 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800106 if (cm_basic_init(cm_default_cfg))
107 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600108
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500109 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200110 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500111
Chin Liang See63550242014-06-10 01:17:42 -0500112 /* configure the IOCSR / IO buffer settings */
113 if (scan_mgr_configure_iocsr())
114 hang();
115
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200116 sysmgr_config_warmrstcfgio(0);
117
Chin Liang See70fa4e72013-09-11 11:24:48 -0500118 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200119 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500120 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200121 sysmgr_config_warmrstcfgio(0);
122
Simon Goldschmidt635e2502019-05-13 21:16:43 +0200123 /* Set bridges handoff value */
Marek Vasut0b2502e2019-04-16 14:19:34 +0200124 socfpga_bridges_set_handoff_regs(true, true, true);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000125
Chin Liang See6ae44732013-12-02 12:01:39 -0600126 debug("Unfreezing/Thaw all I/O banks\n");
127 /* unfreeze / thaw all IO banks */
128 sys_mgr_frzctrl_thaw_req();
129
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +0200130#ifdef CONFIG_DEBUG_UART
131 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
132 debug_uart_init();
133#endif
134
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200135 ret = uclass_get_device(UCLASS_RESET, 0, &dev);
136 if (ret)
137 debug("Reset init failed: %d\n", ret);
138
Marek Vasut8b3b8902019-11-20 22:36:24 +0100139#ifdef CONFIG_SPL_NAND_DENALI
140 struct socfpga_reset_manager *reset_manager_base =
141 (struct socfpga_reset_manager *)SOCFPGA_RSTMGR_ADDRESS;
142
143 clrbits_le32(&reset_manager_base->per_mod_reset, BIT(4));
144#endif
145
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000146 /* enable console uart printing */
147 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500148
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200149 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
150 if (ret) {
151 debug("DRAM init failed: %d\n", ret);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500152 hang();
153 }
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000154}