blob: 756c55af91e62c47fe040a2a8b2edb1f7a9e4991 [file] [log] [blame]
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/u-boot.h>
10#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000011#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000012#include <asm/arch/reset_manager.h>
13#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050014#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060015#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050016#include <asm/arch/clock_manager.h>
17#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050018#include <asm/arch/sdram.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
Marek Vasute0098b372014-09-16 17:21:00 +020022#define MAIN_VCO_BASE ( \
23 (CONFIG_HPS_MAINPLLGRP_VCO_DENOM << \
24 CLKMGR_MAINPLLGRP_VCO_DENOM_OFFSET) | \
25 (CONFIG_HPS_MAINPLLGRP_VCO_NUMER << \
26 CLKMGR_MAINPLLGRP_VCO_NUMER_OFFSET) \
27 )
28
29#define PERI_VCO_BASE ( \
30 (CONFIG_HPS_PERPLLGRP_VCO_PSRC << \
31 CLKMGR_PERPLLGRP_VCO_PSRC_OFFSET) | \
32 (CONFIG_HPS_PERPLLGRP_VCO_DENOM << \
33 CLKMGR_PERPLLGRP_VCO_DENOM_OFFSET) | \
34 (CONFIG_HPS_PERPLLGRP_VCO_NUMER << \
35 CLKMGR_PERPLLGRP_VCO_NUMER_OFFSET) \
36 )
37
38#define SDR_VCO_BASE ( \
39 (CONFIG_HPS_SDRPLLGRP_VCO_SSRC << \
40 CLKMGR_SDRPLLGRP_VCO_SSRC_OFFSET) | \
41 (CONFIG_HPS_SDRPLLGRP_VCO_DENOM << \
42 CLKMGR_SDRPLLGRP_VCO_DENOM_OFFSET) | \
43 (CONFIG_HPS_SDRPLLGRP_VCO_NUMER << \
44 CLKMGR_SDRPLLGRP_VCO_NUMER_OFFSET) \
45 )
46
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000047u32 spl_boot_device(void)
48{
49 return BOOT_DEVICE_RAM;
50}
51
52/*
53 * Board initialization after bss clearance
54 */
55void spl_board_init(void)
56{
Chin Liang See70fa4e72013-09-11 11:24:48 -050057#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
Chin Liang Seecb350602014-03-04 22:13:53 -060058 cm_config_t cm_default_cfg = {
59 /* main group */
60 MAIN_VCO_BASE,
Marek Vasute0098b372014-09-16 17:21:00 +020061 (CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT <<
62 CLKMGR_MAINPLLGRP_MPUCLK_CNT_OFFSET),
63 (CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT <<
64 CLKMGR_MAINPLLGRP_MAINCLK_CNT_OFFSET),
65 (CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT <<
66 CLKMGR_MAINPLLGRP_DBGATCLK_CNT_OFFSET),
67 (CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT <<
68 CLKMGR_MAINPLLGRP_MAINQSPICLK_CNT_OFFSET),
69 (CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT <<
70 CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET),
71 (CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT <<
72 CLKMGR_MAINPLLGRP_CFGS2FUSER0CLK_CNT_OFFSET),
73 (CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK <<
74 CLKMGR_MAINPLLGRP_MAINDIV_L3MPCLK_OFFSET) |
75 (CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK <<
76 CLKMGR_MAINPLLGRP_MAINDIV_L3SPCLK_OFFSET) |
77 (CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK <<
78 CLKMGR_MAINPLLGRP_MAINDIV_L4MPCLK_OFFSET) |
79 (CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK <<
80 CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_OFFSET),
81 (CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK <<
82 CLKMGR_MAINPLLGRP_DBGDIV_DBGATCLK_OFFSET) |
83 (CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK <<
84 CLKMGR_MAINPLLGRP_DBGDIV_DBGCLK_OFFSET),
85 (CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK <<
86 CLKMGR_MAINPLLGRP_TRACEDIV_TRACECLK_OFFSET),
87 (CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP <<
88 CLKMGR_MAINPLLGRP_L4SRC_L4MP_OFFSET) |
89 (CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP <<
90 CLKMGR_MAINPLLGRP_L4SRC_L4SP_OFFSET),
Chin Liang Seecb350602014-03-04 22:13:53 -060091
92 /* peripheral group */
93 PERI_VCO_BASE,
Marek Vasute0098b372014-09-16 17:21:00 +020094 (CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT <<
95 CLKMGR_PERPLLGRP_EMAC0CLK_CNT_OFFSET),
96 (CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT <<
97 CLKMGR_PERPLLGRP_EMAC1CLK_CNT_OFFSET),
98 (CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT <<
99 CLKMGR_PERPLLGRP_PERQSPICLK_CNT_OFFSET),
100 (CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT <<
101 CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET),
102 (CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT <<
103 CLKMGR_PERPLLGRP_PERBASECLK_CNT_OFFSET),
104 (CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT <<
105 CLKMGR_PERPLLGRP_S2FUSER1CLK_CNT_OFFSET),
106 (CONFIG_HPS_PERPLLGRP_DIV_USBCLK <<
107 CLKMGR_PERPLLGRP_DIV_USBCLK_OFFSET) |
108 (CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK <<
109 CLKMGR_PERPLLGRP_DIV_SPIMCLK_OFFSET) |
110 (CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK <<
111 CLKMGR_PERPLLGRP_DIV_CAN0CLK_OFFSET) |
112 (CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK <<
113 CLKMGR_PERPLLGRP_DIV_CAN1CLK_OFFSET),
114 (CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK <<
115 CLKMGR_PERPLLGRP_GPIODIV_GPIODBCLK_OFFSET),
116 (CONFIG_HPS_PERPLLGRP_SRC_QSPI <<
117 CLKMGR_PERPLLGRP_SRC_QSPI_OFFSET) |
118 (CONFIG_HPS_PERPLLGRP_SRC_NAND <<
119 CLKMGR_PERPLLGRP_SRC_NAND_OFFSET) |
120 (CONFIG_HPS_PERPLLGRP_SRC_SDMMC <<
121 CLKMGR_PERPLLGRP_SRC_SDMMC_OFFSET),
Chin Liang Seecb350602014-03-04 22:13:53 -0600122
123 /* sdram pll group */
124 SDR_VCO_BASE,
Marek Vasute0098b372014-09-16 17:21:00 +0200125 (CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE <<
126 CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_OFFSET) |
127 (CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT <<
128 CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_OFFSET),
129 (CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE <<
130 CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_OFFSET) |
131 (CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT <<
132 CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_OFFSET),
133 (CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE <<
134 CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_OFFSET) |
135 (CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT <<
136 CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_OFFSET),
137 (CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE <<
138 CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_OFFSET) |
139 (CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT <<
140 CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_OFFSET),
141
Chin Liang Seecb350602014-03-04 22:13:53 -0600142 };
143
Chin Liang See6ae44732013-12-02 12:01:39 -0600144 debug("Freezing all I/O banks\n");
145 /* freeze all IO banks */
146 sys_mgr_frzctrl_freeze_req();
147
Dinh Nguyen2c6fca32015-03-30 17:01:05 -0500148 socfpga_sdram_enable();
149 socfpga_uart0_enable();
150 socfpga_osc1timer_enable();
151
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500152 timer_init();
153
Chin Liang Seecb350602014-03-04 22:13:53 -0600154 debug("Reconfigure Clock Manager\n");
155 /* reconfigure the PLLs */
156 cm_basic_init(&cm_default_cfg);
157
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500158 /* Enable bootrom to configure IOs. */
159 sysmgr_enable_warmrstcfgio();
160
Chin Liang See63550242014-06-10 01:17:42 -0500161 /* configure the IOCSR / IO buffer settings */
162 if (scan_mgr_configure_iocsr())
163 hang();
164
Chin Liang See70fa4e72013-09-11 11:24:48 -0500165 /* configure the pin muxing through system manager */
166 sysmgr_pinmux_init();
167#endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
168
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000169 /* de-assert reset for peripherals and bridges based on handoff */
170 reset_deassert_peripherals_handoff();
171
Chin Liang See6ae44732013-12-02 12:01:39 -0600172 debug("Unfreezing/Thaw all I/O banks\n");
173 /* unfreeze / thaw all IO banks */
174 sys_mgr_frzctrl_thaw_req();
175
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000176 /* enable console uart printing */
177 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500178
179 if (sdram_mmr_init_full(0xffffffff) != 0) {
180 puts("SDRAM init failed.\n");
181 hang();
182 }
183
184 debug("SDRAM: Calibrating PHY\n");
185 /* SDRAM calibration */
186 if (sdram_calibration_full() == 0) {
187 puts("SDRAM calibration failed.\n");
188 hang();
189 }
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000190}