blob: be318cc0d9f98cba4307808e5798ceb6c3bfb7d1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00004 */
5
6#include <common.h>
7#include <asm/io.h>
8#include <asm/u-boot.h>
9#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000011#include <asm/arch/reset_manager.h>
12#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050013#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060014#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050015#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080016#include <asm/arch/misc.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050017#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050018#include <asm/arch/sdram.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080019#include <asm/sections.h>
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +020020#include <debug_uart.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080021#include <fdtdec.h>
22#include <watchdog.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000023
24DECLARE_GLOBAL_DATA_PTR;
25
Ley Foon Tan9db517e2017-04-26 02:44:45 +080026static const struct socfpga_system_manager *sysmgr_regs =
Marek Vasut46193c32015-07-21 16:11:16 +020027 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasutaf657612015-07-09 05:15:40 +020028
Marek Vasut1a7728f2015-07-09 05:36:23 +020029u32 spl_boot_device(void)
30{
Marek Vasut46193c32015-07-21 16:11:16 +020031 const u32 bsel = readl(&sysmgr_regs->bootinfo);
32
Ley Foon Tan9db517e2017-04-26 02:44:45 +080033 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut46193c32015-07-21 16:11:16 +020034 case 0x1: /* FPGA (HPS2FPGA Bridge) */
35 return BOOT_DEVICE_RAM;
36 case 0x2: /* NAND Flash (1.8V) */
37 case 0x3: /* NAND Flash (3.0V) */
Marek Vasut796c4c22015-12-20 04:00:42 +010038 socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
Marek Vasut46193c32015-07-21 16:11:16 +020039 return BOOT_DEVICE_NAND;
40 case 0x4: /* SD/MMC External Transceiver (1.8V) */
41 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
42 socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
43 socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
44 return BOOT_DEVICE_MMC1;
45 case 0x6: /* QSPI Flash (1.8V) */
46 case 0x7: /* QSPI Flash (3.0V) */
47 socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
48 return BOOT_DEVICE_SPI;
49 default:
50 printf("Invalid boot device (bsel=%08x)!\n", bsel);
51 hang();
52 }
Marek Vasut1029caf2015-07-10 00:04:23 +020053}
Ley Foon Tan3305ba72018-05-24 00:17:27 +080054
55#ifdef CONFIG_SPL_MMC_SUPPORT
56u32 spl_boot_mode(const u32 boot_device)
57{
58#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
59 return MMCSD_MODE_FS;
60#else
61 return MMCSD_MODE_RAW;
62#endif
63}
64#endif
Marek Vasut1029caf2015-07-10 00:04:23 +020065
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050066void board_init_f(ulong dummy)
67{
Marek Vasut1a7728f2015-07-09 05:36:23 +020068 const struct cm_config *cm_default_cfg = cm_get_default_config();
Marek Vasut1a7728f2015-07-09 05:36:23 +020069 unsigned long sdram_size;
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050070 unsigned long reg;
Simon Goldschmidt17a1c612018-08-13 09:33:44 +020071 int ret;
Marek Vasut1a7728f2015-07-09 05:36:23 +020072
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050073 /*
74 * First C code to run. Clear fake OCRAM ECC first as SBE
75 * and DBE might triggered during power on
76 */
77 reg = readl(&sysmgr_regs->eccgrp_ocram);
78 if (reg & SYSMGR_ECC_OCRAM_SERR)
79 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
80 &sysmgr_regs->eccgrp_ocram);
81 if (reg & SYSMGR_ECC_OCRAM_DERR)
82 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
83 &sysmgr_regs->eccgrp_ocram);
84
85 memset(__bss_start, 0, __bss_end - __bss_start);
86
Simon Goldschmidt8e302032018-08-13 21:34:35 +020087 socfpga_sdram_remap_zero();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050088
Chin Liang See6ae44732013-12-02 12:01:39 -060089 debug("Freezing all I/O banks\n");
90 /* freeze all IO banks */
91 sys_mgr_frzctrl_freeze_req();
92
Marek Vasut8784e7e2015-07-09 05:21:02 +020093 /* Put everything into reset but L4WD0. */
94 socfpga_per_reset_all();
95 /* Put FPGA bridges into reset too. */
96 socfpga_bridges_reset(1);
97
Marek Vasut75f6b5c2015-07-09 02:51:56 +020098 socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
99 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
100 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyen2c6fca32015-03-30 17:01:05 -0500101
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500102 timer_init();
103
Chin Liang Seecb350602014-03-04 22:13:53 -0600104 debug("Reconfigure Clock Manager\n");
105 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800106 if (cm_basic_init(cm_default_cfg))
107 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600108
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500109 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200110 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500111
Chin Liang See63550242014-06-10 01:17:42 -0500112 /* configure the IOCSR / IO buffer settings */
113 if (scan_mgr_configure_iocsr())
114 hang();
115
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200116 sysmgr_config_warmrstcfgio(0);
117
Chin Liang See70fa4e72013-09-11 11:24:48 -0500118 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200119 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500120 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200121 sysmgr_config_warmrstcfgio(0);
122
Marek Vasut8784e7e2015-07-09 05:21:02 +0200123 /* De-assert reset for peripherals and bridges based on handoff */
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000124 reset_deassert_peripherals_handoff();
Marek Vasut8784e7e2015-07-09 05:21:02 +0200125 socfpga_bridges_reset(0);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000126
Chin Liang See6ae44732013-12-02 12:01:39 -0600127 debug("Unfreezing/Thaw all I/O banks\n");
128 /* unfreeze / thaw all IO banks */
129 sys_mgr_frzctrl_thaw_req();
130
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +0200131#ifdef CONFIG_DEBUG_UART
132 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
133 debug_uart_init();
134#endif
135
Simon Goldschmidt17a1c612018-08-13 09:33:44 +0200136 ret = spl_early_init();
137 if (ret) {
138 debug("spl_early_init() failed: %d\n", ret);
139 hang();
140 }
141
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000142 /* enable console uart printing */
143 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500144
145 if (sdram_mmr_init_full(0xffffffff) != 0) {
146 puts("SDRAM init failed.\n");
147 hang();
148 }
149
150 debug("SDRAM: Calibrating PHY\n");
151 /* SDRAM calibration */
152 if (sdram_calibration_full() == 0) {
153 puts("SDRAM calibration failed.\n");
154 hang();
155 }
Dinh Nguyen4b86cbb2015-03-30 17:01:09 -0500156
157 sdram_size = sdram_calculate_size();
158 debug("SDRAM: %ld MiB\n", sdram_size >> 20);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500159
160 /* Sanity check ensure correct SDRAM size specified */
161 if (get_ram_size(0, sdram_size) != sdram_size) {
162 puts("SDRAM size check failed!\n");
163 hang();
164 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200165
166 socfpga_bridges_reset(1);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000167}