Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright : STMicroelectronics 2018 |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | / { |
| 7 | aliases { |
| 8 | gpio0 = &gpioa; |
| 9 | gpio1 = &gpiob; |
| 10 | gpio2 = &gpioc; |
| 11 | gpio3 = &gpiod; |
| 12 | gpio4 = &gpioe; |
| 13 | gpio5 = &gpiof; |
| 14 | gpio6 = &gpiog; |
| 15 | gpio7 = &gpioh; |
| 16 | gpio8 = &gpioi; |
| 17 | gpio9 = &gpioj; |
| 18 | gpio10 = &gpiok; |
| 19 | gpio25 = &gpioz; |
Patrick Delaunay | 1b58b55 | 2019-04-12 14:38:28 +0200 | [diff] [blame] | 20 | pinctrl0 = &pinctrl; |
| 21 | pinctrl1 = &pinctrl_z; |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 22 | }; |
| 23 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 24 | clocks { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 25 | u-boot,dm-pre-reloc; |
| 26 | }; |
| 27 | |
Patrick Delaunay | cf45d9d | 2019-07-30 19:16:15 +0200 | [diff] [blame] | 28 | /* need PSCI for sysreset during board_f */ |
| 29 | psci { |
| 30 | u-boot,dm-pre-proper; |
| 31 | }; |
| 32 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 33 | reboot { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 34 | u-boot,dm-pre-reloc; |
Patrick Delaunay | cdc2ca1 | 2020-07-06 13:26:53 +0200 | [diff] [blame] | 35 | compatible = "syscon-reboot"; |
| 36 | regmap = <&rcc>; |
| 37 | offset = <0x404>; |
| 38 | mask = <0x1>; |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 39 | }; |
| 40 | |
| 41 | soc { |
| 42 | u-boot,dm-pre-reloc; |
Marek Vasut | 379775c | 2020-04-22 13:18:13 +0200 | [diff] [blame] | 43 | |
| 44 | ddr: ddr@5a003000 { |
| 45 | u-boot,dm-pre-reloc; |
| 46 | |
| 47 | compatible = "st,stm32mp1-ddr"; |
| 48 | |
| 49 | reg = <0x5A003000 0x550 |
| 50 | 0x5A004000 0x234>; |
| 51 | |
| 52 | clocks = <&rcc AXIDCG>, |
| 53 | <&rcc DDRC1>, |
| 54 | <&rcc DDRC2>, |
| 55 | <&rcc DDRPHYC>, |
| 56 | <&rcc DDRCAPB>, |
| 57 | <&rcc DDRPHYCAPB>; |
| 58 | |
| 59 | clock-names = "axidcg", |
| 60 | "ddrc1", |
| 61 | "ddrc2", |
| 62 | "ddrphyc", |
| 63 | "ddrcapb", |
| 64 | "ddrphycapb"; |
| 65 | |
| 66 | status = "okay"; |
| 67 | }; |
Patrick Delaunay | 089d435 | 2018-03-20 11:45:14 +0100 | [diff] [blame] | 68 | }; |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 69 | }; |
| 70 | |
Patrick Delaunay | bdd7136 | 2019-02-27 17:01:27 +0100 | [diff] [blame] | 71 | &bsec { |
Patrick Delaunay | b6cc505 | 2020-05-25 12:19:41 +0200 | [diff] [blame] | 72 | u-boot,dm-pre-reloc; |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 73 | }; |
| 74 | |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 75 | &clk_csi { |
| 76 | u-boot,dm-pre-reloc; |
| 77 | }; |
| 78 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 79 | &clk_hsi { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 80 | u-boot,dm-pre-reloc; |
| 81 | }; |
| 82 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 83 | &clk_hse { |
Patrick Delaunay | 32ddd26 | 2018-03-20 14:15:06 +0100 | [diff] [blame] | 84 | u-boot,dm-pre-reloc; |
| 85 | }; |
| 86 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 87 | &clk_lsi { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 88 | u-boot,dm-pre-reloc; |
| 89 | }; |
| 90 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 91 | &clk_lse { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 92 | u-boot,dm-pre-reloc; |
| 93 | }; |
| 94 | |
Patrick Delaunay | 72b1080 | 2020-05-25 12:19:48 +0200 | [diff] [blame] | 95 | &cpu0_opp_table { |
| 96 | u-boot,dm-spl; |
| 97 | opp-650000000 { |
| 98 | u-boot,dm-spl; |
| 99 | }; |
| 100 | opp-800000000 { |
| 101 | u-boot,dm-spl; |
| 102 | }; |
| 103 | }; |
| 104 | |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 105 | &gpioa { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 106 | u-boot,dm-pre-reloc; |
| 107 | }; |
| 108 | |
| 109 | &gpiob { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 110 | u-boot,dm-pre-reloc; |
| 111 | }; |
| 112 | |
| 113 | &gpioc { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 114 | u-boot,dm-pre-reloc; |
| 115 | }; |
| 116 | |
| 117 | &gpiod { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 118 | u-boot,dm-pre-reloc; |
| 119 | }; |
| 120 | |
| 121 | &gpioe { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 122 | u-boot,dm-pre-reloc; |
| 123 | }; |
| 124 | |
| 125 | &gpiof { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 126 | u-boot,dm-pre-reloc; |
| 127 | }; |
| 128 | |
| 129 | &gpiog { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 130 | u-boot,dm-pre-reloc; |
| 131 | }; |
| 132 | |
| 133 | &gpioh { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 134 | u-boot,dm-pre-reloc; |
| 135 | }; |
| 136 | |
| 137 | &gpioi { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 138 | u-boot,dm-pre-reloc; |
| 139 | }; |
| 140 | |
| 141 | &gpioj { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 142 | u-boot,dm-pre-reloc; |
| 143 | }; |
| 144 | |
| 145 | &gpiok { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 146 | u-boot,dm-pre-reloc; |
| 147 | }; |
| 148 | |
| 149 | &gpioz { |
Patrick Delaunay | 06020d8 | 2018-03-12 10:46:17 +0100 | [diff] [blame] | 150 | u-boot,dm-pre-reloc; |
| 151 | }; |
Patrice Chotard | 26d1107 | 2019-04-30 17:26:21 +0200 | [diff] [blame] | 152 | |
Patrick Delaunay | 1ebe34b | 2019-07-30 19:16:14 +0200 | [diff] [blame] | 153 | &iwdg2 { |
| 154 | u-boot,dm-pre-reloc; |
| 155 | }; |
| 156 | |
Patrick Delaunay | d918b88 | 2019-07-30 19:16:16 +0200 | [diff] [blame] | 157 | /* pre-reloc probe = reserve video frame buffer in video_reserve() */ |
| 158 | <dc { |
| 159 | u-boot,dm-pre-proper; |
| 160 | }; |
| 161 | |
Patrick Delaunay | a841489 | 2020-10-15 15:01:12 +0200 | [diff] [blame] | 162 | /* temp = waiting kernel update */ |
| 163 | &m4_rproc { |
| 164 | resets = <&rcc MCU_R>, |
| 165 | <&rcc MCU_HOLD_BOOT_R>; |
| 166 | reset-names = "mcu_rst", "hold_boot"; |
| 167 | }; |
| 168 | |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 169 | &pinctrl { |
| 170 | u-boot,dm-pre-reloc; |
| 171 | }; |
| 172 | |
| 173 | &pinctrl_z { |
| 174 | u-boot,dm-pre-reloc; |
| 175 | }; |
| 176 | |
Patrick Delaunay | 900494d | 2020-01-28 10:10:59 +0100 | [diff] [blame] | 177 | &pwr_regulators { |
Patrice Chotard | 26d1107 | 2019-04-30 17:26:21 +0200 | [diff] [blame] | 178 | u-boot,dm-pre-reloc; |
| 179 | }; |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 180 | |
| 181 | &rcc { |
| 182 | u-boot,dm-pre-reloc; |
Patrick Delaunay | c22caac | 2020-01-28 10:11:03 +0100 | [diff] [blame] | 183 | #address-cells = <1>; |
| 184 | #size-cells = <0>; |
Patrick Delaunay | a370530 | 2019-07-11 11:15:28 +0200 | [diff] [blame] | 185 | }; |
| 186 | |
| 187 | &sdmmc1 { |
| 188 | compatible = "st,stm32-sdmmc2", "arm,pl18x", "arm,primecell"; |
| 189 | }; |
| 190 | |
| 191 | &sdmmc2 { |
| 192 | compatible = "st,stm32-sdmmc2", "arm,pl18x", "arm,primecell"; |
| 193 | }; |
| 194 | |
| 195 | &sdmmc3 { |
| 196 | compatible = "st,stm32-sdmmc2", "arm,pl18x", "arm,primecell"; |
| 197 | }; |
| 198 | |
Patrick Delaunay | c3511d3 | 2020-07-06 14:48:58 +0200 | [diff] [blame] | 199 | &usart1 { |
| 200 | resets = <&rcc USART1_R>; |
| 201 | }; |
| 202 | |
| 203 | &usart2 { |
| 204 | resets = <&rcc USART2_R>; |
| 205 | }; |
| 206 | |
| 207 | &usart3 { |
| 208 | resets = <&rcc USART3_R>; |
| 209 | }; |
| 210 | |
| 211 | &uart4 { |
| 212 | resets = <&rcc UART4_R>; |
| 213 | }; |
| 214 | |
| 215 | &uart5 { |
| 216 | resets = <&rcc UART5_R>; |
| 217 | }; |
| 218 | |
| 219 | &usart6 { |
| 220 | resets = <&rcc USART6_R>; |
| 221 | }; |
| 222 | |
| 223 | &uart7 { |
| 224 | resets = <&rcc UART7_R>; |
| 225 | }; |
| 226 | |
| 227 | &uart8{ |
| 228 | resets = <&rcc UART8_R>; |
| 229 | }; |
| 230 | |