Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Texas Instruments, <www.ti.com> |
| 4 | * |
| 5 | * Authors: |
| 6 | * Aneesh V <aneesh@ti.com> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 7 | * Sricharan R <r.sricharan@ti.com> |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 28 | #ifndef _OMAP5_H_ |
| 29 | #define _OMAP5_H_ |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 30 | |
| 31 | #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) |
| 32 | #include <asm/types.h> |
| 33 | #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */ |
| 34 | |
| 35 | /* |
| 36 | * L4 Peripherals - L4 Wakeup and L4 Core now |
| 37 | */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 38 | #define OMAP54XX_L4_CORE_BASE 0x4A000000 |
| 39 | #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000 |
| 40 | #define OMAP54XX_L4_PER_BASE 0x48000000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 41 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 42 | #define OMAP54XX_DRAM_ADDR_SPACE_START 0x80000000 |
SRICHARAN R | 7ae067d | 2012-05-17 00:12:09 +0000 | [diff] [blame] | 43 | #define OMAP54XX_DRAM_ADDR_SPACE_END 0xFFFFFFFF |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 44 | #define DRAM_ADDR_SPACE_START OMAP54XX_DRAM_ADDR_SPACE_START |
| 45 | #define DRAM_ADDR_SPACE_END OMAP54XX_DRAM_ADDR_SPACE_END |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 46 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 47 | /* CONTROL */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 48 | #define CTRL_BASE (OMAP54XX_L4_CORE_BASE + 0x2000) |
| 49 | #define CONTROL_PADCONF_CORE (CTRL_BASE + 0x0800) |
| 50 | #define CONTROL_PADCONF_WKUP (OMAP54XX_L4_WKUP_BASE + 0xc800) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 51 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 52 | /* LPDDR2 IO regs. To be verified */ |
Aneesh V | cc56558 | 2011-07-21 09:10:09 -0400 | [diff] [blame] | 53 | #define LPDDR2_IO_REGS_BASE 0x4A100638 |
| 54 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 55 | /* CONTROL_ID_CODE */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 56 | #define CONTROL_ID_CODE (CTRL_BASE + 0x204) |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 57 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 58 | /* To be verified */ |
Lokesh Vutla | 20507ab | 2012-05-22 00:03:22 +0000 | [diff] [blame] | 59 | #define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F |
SRICHARAN R | cf85056 | 2013-02-12 01:33:41 +0000 | [diff] [blame] | 60 | #define OMAP5430_CONTROL_ID_CODE_ES2_0 0x1B94202F |
Lokesh Vutla | 20507ab | 2012-05-22 00:03:22 +0000 | [diff] [blame] | 61 | #define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F |
SRICHARAN R | cf85056 | 2013-02-12 01:33:41 +0000 | [diff] [blame] | 62 | #define OMAP5432_CONTROL_ID_CODE_ES2_0 0x1B99802F |
Lokesh Vutla | 43c296f | 2013-02-12 21:29:03 +0000 | [diff] [blame] | 63 | #define DRA752_CONTROL_ID_CODE_ES1_0 0x0B99002F |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 64 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 65 | /* STD_FUSE_PROD_ID_1 */ |
| 66 | #define STD_FUSE_PROD_ID_1 (CTRL_BASE + 0x218) |
| 67 | #define PROD_ID_1_SILICON_TYPE_SHIFT 16 |
| 68 | #define PROD_ID_1_SILICON_TYPE_MASK (3 << 16) |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 69 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 70 | /* UART */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 71 | #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000) |
| 72 | #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000) |
| 73 | #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 74 | |
| 75 | /* General Purpose Timers */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 76 | #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000) |
| 77 | #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000) |
| 78 | #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 79 | |
| 80 | /* Watchdog Timer2 - MPU watchdog */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 81 | #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 82 | |
| 83 | /* 32KTIMER */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 84 | #define SYNC_32KTIMER_BASE (OMAP54XX_L4_WKUP_BASE + 0x4000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 85 | |
| 86 | /* GPMC */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 87 | #define OMAP54XX_GPMC_BASE 0x50000000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 88 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 89 | /* SYSTEM CONTROL MODULE */ |
| 90 | #define SYSCTRL_GENERAL_CORE_BASE 0x4A002000 |
| 91 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 92 | /* |
| 93 | * Hardware Register Details |
| 94 | */ |
| 95 | |
| 96 | /* Watchdog Timer */ |
| 97 | #define WD_UNLOCK1 0xAAAA |
| 98 | #define WD_UNLOCK2 0x5555 |
| 99 | |
| 100 | /* GP Timer */ |
| 101 | #define TCLR_ST (0x1 << 0) |
| 102 | #define TCLR_AR (0x1 << 1) |
| 103 | #define TCLR_PRE (0x1 << 5) |
| 104 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 105 | /* Control Module */ |
| 106 | #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5) |
| 107 | #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f |
| 108 | #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110 |
| 109 | #define CONTROL_EFUSE_2_OVERRIDE 0x00084000 |
| 110 | |
| 111 | /* LPDDR2 IO regs */ |
| 112 | #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C |
| 113 | #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E |
| 114 | #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C |
| 115 | #define LPDDR2IO_GR10_WD_MASK (3 << 17) |
| 116 | #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00 |
| 117 | |
| 118 | /* CONTROL_EFUSE_2 */ |
| 119 | #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000 |
| 120 | |
Balaji T K | d9cf836 | 2012-03-12 02:25:49 +0000 | [diff] [blame] | 121 | #define SDCARD_PWRDNZ (1 << 26) |
| 122 | #define SDCARD_BIAS_HIZ_MODE (1 << 25) |
| 123 | #define SDCARD_BIAS_PWRDNZ (1 << 22) |
| 124 | #define SDCARD_PBIASLITE_VMODE (1 << 21) |
Balaji T K | f843d33 | 2011-09-08 06:34:57 +0000 | [diff] [blame] | 125 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 126 | #ifndef __ASSEMBLY__ |
| 127 | |
| 128 | struct s32ktimer { |
| 129 | unsigned char res[0x10]; |
| 130 | unsigned int s32k_cr; /* 0x10 */ |
| 131 | }; |
| 132 | |
SRICHARAN R | 36c366f | 2012-03-12 02:25:43 +0000 | [diff] [blame] | 133 | #define DEVICE_TYPE_SHIFT 0x6 |
| 134 | #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT) |
| 135 | #define DEVICE_GP 0x3 |
| 136 | |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 137 | /* Output impedance control */ |
| 138 | #define ds_120_ohm 0x0 |
| 139 | #define ds_60_ohm 0x1 |
| 140 | #define ds_45_ohm 0x2 |
| 141 | #define ds_30_ohm 0x3 |
| 142 | #define ds_mask 0x3 |
| 143 | |
| 144 | /* Slew rate control */ |
| 145 | #define sc_slow 0x0 |
| 146 | #define sc_medium 0x1 |
| 147 | #define sc_fast 0x2 |
| 148 | #define sc_na 0x3 |
| 149 | #define sc_mask 0x3 |
| 150 | |
| 151 | /* Target capacitance control */ |
| 152 | #define lb_5_12_pf 0x0 |
| 153 | #define lb_12_25_pf 0x1 |
| 154 | #define lb_25_50_pf 0x2 |
| 155 | #define lb_50_80_pf 0x3 |
| 156 | #define lb_mask 0x3 |
| 157 | |
| 158 | #define usb_i_mask 0x7 |
| 159 | |
| 160 | #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082 |
| 161 | #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200 |
| 162 | #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421 |
| 163 | #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084 |
| 164 | #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000 |
| 165 | |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 166 | #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C |
| 167 | #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464 |
| 168 | #define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631 |
| 169 | #define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC |
| 170 | #define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0 |
| 171 | |
Lokesh Vutla | 79a9ec7 | 2013-02-12 01:33:44 +0000 | [diff] [blame] | 172 | #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C |
| 173 | #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64656465 |
| 174 | #define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631 |
| 175 | #define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xB46318D8 |
| 176 | #define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000 |
| 177 | |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 178 | #define EFUSE_1 0x45145100 |
| 179 | #define EFUSE_2 0x45145100 |
| 180 | #define EFUSE_3 0x45145100 |
| 181 | #define EFUSE_4 0x45145100 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 182 | #endif /* __ASSEMBLY__ */ |
| 183 | |
| 184 | /* |
| 185 | * Non-secure SRAM Addresses |
| 186 | * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE |
| 187 | * at 0x40304000(EMU base) so that our code works for both EMU and GP |
| 188 | */ |
SRICHARAN R | d47786c | 2012-03-12 02:25:41 +0000 | [diff] [blame] | 189 | #define NON_SECURE_SRAM_START 0x40300000 |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 190 | #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */ |
Tom Rini | c513b61 | 2013-06-06 08:57:45 -0400 | [diff] [blame] | 191 | #define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 192 | /* base address for indirect vectors (internal boot mode) */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 193 | #define SRAM_ROM_VECT_BASE 0x4031F000 |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 194 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 195 | /* Silicon revisions */ |
| 196 | #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF |
| 197 | #define OMAP4430_ES1_0 0x44300100 |
| 198 | #define OMAP4430_ES2_0 0x44300200 |
| 199 | #define OMAP4430_ES2_1 0x44300210 |
| 200 | #define OMAP4430_ES2_2 0x44300220 |
| 201 | #define OMAP4430_ES2_3 0x44300230 |
Aneesh V | 0b92f09 | 2011-07-21 09:29:23 -0400 | [diff] [blame] | 202 | #define OMAP4460_ES1_0 0x44600100 |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 203 | #define OMAP4460_ES1_1 0x44600110 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 204 | |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 205 | /* CONTROL_SRCOMP_XXX_SIDE */ |
| 206 | #define OVERRIDE_XS_SHIFT 30 |
| 207 | #define OVERRIDE_XS_MASK (1 << 30) |
| 208 | #define SRCODE_READ_XS_SHIFT 12 |
| 209 | #define SRCODE_READ_XS_MASK (0xff << 12) |
| 210 | #define PWRDWN_XS_SHIFT 11 |
| 211 | #define PWRDWN_XS_MASK (1 << 11) |
| 212 | #define DIVIDE_FACTOR_XS_SHIFT 4 |
| 213 | #define DIVIDE_FACTOR_XS_MASK (0x7f << 4) |
| 214 | #define MULTIPLY_FACTOR_XS_SHIFT 1 |
| 215 | #define MULTIPLY_FACTOR_XS_MASK (0x7 << 1) |
| 216 | #define SRCODE_OVERRIDE_SEL_XS_SHIFT 0 |
| 217 | #define SRCODE_OVERRIDE_SEL_XS_MASK (1 << 0) |
| 218 | |
Sricharan | 308fe92 | 2011-11-15 09:50:03 -0500 | [diff] [blame] | 219 | #ifndef __ASSEMBLY__ |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 220 | struct srcomp_params { |
| 221 | s8 divide_factor; |
| 222 | s8 multiply_factor; |
| 223 | }; |
| 224 | |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 225 | struct ctrl_ioregs { |
| 226 | u32 ctrl_ddrch; |
| 227 | u32 ctrl_lpddr2ch; |
| 228 | u32 ctrl_ddr3ch; |
| 229 | u32 ctrl_ddrio_0; |
| 230 | u32 ctrl_ddrio_1; |
| 231 | u32 ctrl_ddrio_2; |
| 232 | u32 ctrl_emif_sdram_config_ext; |
| 233 | }; |
Sricharan | 308fe92 | 2011-11-15 09:50:03 -0500 | [diff] [blame] | 234 | #endif /* __ASSEMBLY__ */ |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 235 | #endif |