Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Texas Instruments, <www.ti.com> |
| 4 | * |
| 5 | * Authors: |
| 6 | * Aneesh V <aneesh@ti.com> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 7 | * Sricharan R <r.sricharan@ti.com> |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 28 | #ifndef _OMAP5_H_ |
| 29 | #define _OMAP5_H_ |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 30 | |
| 31 | #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) |
| 32 | #include <asm/types.h> |
| 33 | #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */ |
| 34 | |
| 35 | /* |
| 36 | * L4 Peripherals - L4 Wakeup and L4 Core now |
| 37 | */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 38 | #define OMAP54XX_L4_CORE_BASE 0x4A000000 |
| 39 | #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000 |
| 40 | #define OMAP54XX_L4_PER_BASE 0x48000000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 41 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 42 | #define OMAP54XX_DRAM_ADDR_SPACE_START 0x80000000 |
| 43 | #define OMAP54XX_DRAM_ADDR_SPACE_END 0xD0000000 |
| 44 | #define DRAM_ADDR_SPACE_START OMAP54XX_DRAM_ADDR_SPACE_START |
| 45 | #define DRAM_ADDR_SPACE_END OMAP54XX_DRAM_ADDR_SPACE_END |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 46 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 47 | /* CONTROL */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 48 | #define CTRL_BASE (OMAP54XX_L4_CORE_BASE + 0x2000) |
| 49 | #define CONTROL_PADCONF_CORE (CTRL_BASE + 0x0800) |
| 50 | #define CONTROL_PADCONF_WKUP (OMAP54XX_L4_WKUP_BASE + 0xc800) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 51 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 52 | /* LPDDR2 IO regs. To be verified */ |
Aneesh V | cc56558 | 2011-07-21 09:10:09 -0400 | [diff] [blame] | 53 | #define LPDDR2_IO_REGS_BASE 0x4A100638 |
| 54 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 55 | /* CONTROL_ID_CODE */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 56 | #define CONTROL_ID_CODE (CTRL_BASE + 0x204) |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 57 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 58 | /* To be verified */ |
| 59 | #define OMAP5_CONTROL_ID_CODE_ES1_0 0x0B85202F |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 60 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 61 | /* STD_FUSE_PROD_ID_1 */ |
| 62 | #define STD_FUSE_PROD_ID_1 (CTRL_BASE + 0x218) |
| 63 | #define PROD_ID_1_SILICON_TYPE_SHIFT 16 |
| 64 | #define PROD_ID_1_SILICON_TYPE_MASK (3 << 16) |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 65 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 66 | /* UART */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 67 | #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000) |
| 68 | #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000) |
| 69 | #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 70 | |
| 71 | /* General Purpose Timers */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 72 | #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000) |
| 73 | #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000) |
| 74 | #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 75 | |
| 76 | /* Watchdog Timer2 - MPU watchdog */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 77 | #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 78 | |
| 79 | /* 32KTIMER */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 80 | #define SYNC_32KTIMER_BASE (OMAP54XX_L4_WKUP_BASE + 0x4000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 81 | |
| 82 | /* GPMC */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 83 | #define OMAP54XX_GPMC_BASE 0x50000000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 84 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 85 | /* SYSTEM CONTROL MODULE */ |
| 86 | #define SYSCTRL_GENERAL_CORE_BASE 0x4A002000 |
| 87 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 88 | /* |
| 89 | * Hardware Register Details |
| 90 | */ |
| 91 | |
| 92 | /* Watchdog Timer */ |
| 93 | #define WD_UNLOCK1 0xAAAA |
| 94 | #define WD_UNLOCK2 0x5555 |
| 95 | |
| 96 | /* GP Timer */ |
| 97 | #define TCLR_ST (0x1 << 0) |
| 98 | #define TCLR_AR (0x1 << 1) |
| 99 | #define TCLR_PRE (0x1 << 5) |
| 100 | |
| 101 | /* |
| 102 | * PRCM |
| 103 | */ |
| 104 | |
| 105 | /* PRM */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 106 | #define PRM_BASE 0x4AE06000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 107 | #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00) |
| 108 | |
| 109 | #define PRM_RSTCTRL PRM_DEVICE_BASE |
Steve Sakoman | 96b4a89 | 2010-08-25 13:22:44 -0700 | [diff] [blame] | 110 | #define PRM_RSTCTRL_RESET 0x01 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 111 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 112 | /* Control Module */ |
| 113 | #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5) |
| 114 | #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f |
| 115 | #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110 |
| 116 | #define CONTROL_EFUSE_2_OVERRIDE 0x00084000 |
| 117 | |
| 118 | /* LPDDR2 IO regs */ |
| 119 | #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C |
| 120 | #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E |
| 121 | #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C |
| 122 | #define LPDDR2IO_GR10_WD_MASK (3 << 17) |
| 123 | #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00 |
| 124 | |
| 125 | /* CONTROL_EFUSE_2 */ |
| 126 | #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000 |
| 127 | |
Balaji T K | d9cf836 | 2012-03-12 02:25:49 +0000 | [diff] [blame^] | 128 | #define SDCARD_PWRDNZ (1 << 26) |
| 129 | #define SDCARD_BIAS_HIZ_MODE (1 << 25) |
| 130 | #define SDCARD_BIAS_PWRDNZ (1 << 22) |
| 131 | #define SDCARD_PBIASLITE_VMODE (1 << 21) |
Balaji T K | f843d33 | 2011-09-08 06:34:57 +0000 | [diff] [blame] | 132 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 133 | #ifndef __ASSEMBLY__ |
| 134 | |
| 135 | struct s32ktimer { |
| 136 | unsigned char res[0x10]; |
| 137 | unsigned int s32k_cr; /* 0x10 */ |
| 138 | }; |
| 139 | |
SRICHARAN R | 36c366f | 2012-03-12 02:25:43 +0000 | [diff] [blame] | 140 | #define DEVICE_TYPE_SHIFT 0x6 |
| 141 | #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT) |
| 142 | #define DEVICE_GP 0x3 |
| 143 | |
SRICHARAN R | 20c372f | 2012-03-12 02:25:42 +0000 | [diff] [blame] | 144 | struct omap_sys_ctrl_regs { |
| 145 | u32 pad0[77]; /* 0x4A002000 */ |
| 146 | u32 control_status; /* 0x4A002134 */ |
| 147 | u32 pad1[794]; /* 0x4A002138 */ |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 148 | u32 control_paconf_global; /* 0x4A002DA0 */ |
| 149 | u32 control_paconf_mode; /* 0x4A002DA4 */ |
| 150 | u32 control_smart1io_padconf_0; /* 0x4A002DA8 */ |
| 151 | u32 control_smart1io_padconf_1; /* 0x4A002DAC */ |
| 152 | u32 control_smart1io_padconf_2; /* 0x4A002DB0 */ |
| 153 | u32 control_smart2io_padconf_0; /* 0x4A002DB4 */ |
| 154 | u32 control_smart2io_padconf_1; /* 0x4A002DB8 */ |
| 155 | u32 control_smart2io_padconf_2; /* 0x4A002DBC */ |
| 156 | u32 control_smart3io_padconf_0; /* 0x4A002DC0 */ |
| 157 | u32 control_smart3io_padconf_1; /* 0x4A002DC4 */ |
SRICHARAN R | 20c372f | 2012-03-12 02:25:42 +0000 | [diff] [blame] | 158 | u32 pad2[14]; |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 159 | u32 control_pbias; /* 0x4A002E00 */ |
| 160 | u32 control_i2c_0; /* 0x4A002E04 */ |
| 161 | u32 control_camera_rx; /* 0x4A002E08 */ |
| 162 | u32 control_hdmi_tx_phy; /* 0x4A002E0C */ |
| 163 | u32 control_uniportm; /* 0x4A002E10 */ |
| 164 | u32 control_dsiphy; /* 0x4A002E14 */ |
| 165 | u32 control_mcbsplp; /* 0x4A002E18 */ |
| 166 | u32 control_usb2phycore; /* 0x4A002E1C */ |
| 167 | u32 control_hdmi_1; /*0x4A002E20*/ |
| 168 | u32 control_hsi; /*0x4A002E24*/ |
SRICHARAN R | 20c372f | 2012-03-12 02:25:42 +0000 | [diff] [blame] | 169 | u32 pad3[2]; |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 170 | u32 control_ddr3ch1_0; /*0x4A002E30*/ |
| 171 | u32 control_ddr3ch2_0; /*0x4A002E34*/ |
| 172 | u32 control_ddrch1_0; /*0x4A002E38*/ |
| 173 | u32 control_ddrch1_1; /*0x4A002E3C*/ |
| 174 | u32 control_ddrch2_0; /*0x4A002E40*/ |
| 175 | u32 control_ddrch2_1; /*0x4A002E44*/ |
| 176 | u32 control_lpddr2ch1_0; /*0x4A002E48*/ |
| 177 | u32 control_lpddr2ch1_1; /*0x4A002E4C*/ |
| 178 | u32 control_ddrio_0; /*0x4A002E50*/ |
| 179 | u32 control_ddrio_1; /*0x4A002E54*/ |
| 180 | u32 control_ddrio_2; /*0x4A002E58*/ |
| 181 | u32 control_hyst_1; /*0x4A002E5C*/ |
| 182 | u32 control_usbb_hsic_control; /*0x4A002E60*/ |
| 183 | u32 control_c2c; /*0x4A002E64*/ |
| 184 | u32 control_core_control_spare_rw; /*0x4A002E68*/ |
| 185 | u32 control_core_control_spare_r; /*0x4A002E6C*/ |
| 186 | u32 control_core_control_spare_r_c0; /*0x4A002E70*/ |
| 187 | u32 control_srcomp_north_side; /*0x4A002E74*/ |
| 188 | u32 control_srcomp_south_side; /*0x4A002E78*/ |
| 189 | u32 control_srcomp_east_side; /*0x4A002E7C*/ |
| 190 | u32 control_srcomp_west_side; /*0x4A002E80*/ |
| 191 | u32 control_srcomp_code_latch; /*0x4A002E84*/ |
SRICHARAN R | 20c372f | 2012-03-12 02:25:42 +0000 | [diff] [blame] | 192 | u32 pad4[3680198]; |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 193 | u32 control_smart1nopmio_padconf_0; /* 0x4AE0CDA0 */ |
| 194 | u32 control_smart1nopmio_padconf_1; /* 0x4AE0CDA4 */ |
| 195 | u32 control_padconf_mode; /* 0x4AE0CDA8 */ |
| 196 | u32 control_xtal_oscillator; /* 0x4AE0CDAC */ |
| 197 | u32 control_i2c_2; /* 0x4AE0CDB0 */ |
| 198 | u32 control_ckobuffer; /* 0x4AE0CDB4 */ |
| 199 | u32 control_wkup_control_spare_rw; /* 0x4AE0CDB8 */ |
| 200 | u32 control_wkup_control_spare_r; /* 0x4AE0CDBC */ |
| 201 | u32 control_wkup_control_spare_r_c0; /* 0x4AE0CDC0 */ |
| 202 | u32 control_srcomp_east_side_wkup; /* 0x4AE0CDC4 */ |
| 203 | u32 control_efuse_1; /* 0x4AE0CDC8 */ |
| 204 | u32 control_efuse_2; /* 0x4AE0CDCC */ |
| 205 | u32 control_efuse_3; /* 0x4AE0CDD0 */ |
| 206 | u32 control_efuse_4; /* 0x4AE0CDD4 */ |
| 207 | u32 control_efuse_5; /* 0x4AE0CDD8 */ |
| 208 | u32 control_efuse_6; /* 0x4AE0CDDC */ |
| 209 | u32 control_efuse_7; /* 0x4AE0CDE0 */ |
| 210 | u32 control_efuse_8; /* 0x4AE0CDE4 */ |
| 211 | u32 control_efuse_9; /* 0x4AE0CDE8 */ |
| 212 | u32 control_efuse_10; /* 0x4AE0CDEC */ |
| 213 | u32 control_efuse_11; /* 0x4AE0CDF0 */ |
| 214 | u32 control_efuse_12; /* 0x4AE0CDF4 */ |
| 215 | u32 control_efuse_13; /* 0x4AE0CDF8 */ |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 216 | }; |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 217 | |
| 218 | /* Output impedance control */ |
| 219 | #define ds_120_ohm 0x0 |
| 220 | #define ds_60_ohm 0x1 |
| 221 | #define ds_45_ohm 0x2 |
| 222 | #define ds_30_ohm 0x3 |
| 223 | #define ds_mask 0x3 |
| 224 | |
| 225 | /* Slew rate control */ |
| 226 | #define sc_slow 0x0 |
| 227 | #define sc_medium 0x1 |
| 228 | #define sc_fast 0x2 |
| 229 | #define sc_na 0x3 |
| 230 | #define sc_mask 0x3 |
| 231 | |
| 232 | /* Target capacitance control */ |
| 233 | #define lb_5_12_pf 0x0 |
| 234 | #define lb_12_25_pf 0x1 |
| 235 | #define lb_25_50_pf 0x2 |
| 236 | #define lb_50_80_pf 0x3 |
| 237 | #define lb_mask 0x3 |
| 238 | |
| 239 | #define usb_i_mask 0x7 |
| 240 | |
| 241 | #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082 |
| 242 | #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200 |
| 243 | #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421 |
| 244 | #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084 |
| 245 | #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000 |
| 246 | |
| 247 | #define EFUSE_1 0x45145100 |
| 248 | #define EFUSE_2 0x45145100 |
| 249 | #define EFUSE_3 0x45145100 |
| 250 | #define EFUSE_4 0x45145100 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 251 | #endif /* __ASSEMBLY__ */ |
| 252 | |
| 253 | /* |
| 254 | * Non-secure SRAM Addresses |
| 255 | * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE |
| 256 | * at 0x40304000(EMU base) so that our code works for both EMU and GP |
| 257 | */ |
SRICHARAN R | d47786c | 2012-03-12 02:25:41 +0000 | [diff] [blame] | 258 | #define NON_SECURE_SRAM_START 0x40300000 |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 259 | #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */ |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 260 | /* base address for indirect vectors (internal boot mode) */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 261 | #define SRAM_ROM_VECT_BASE 0x4031F000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 262 | /* Temporary SRAM stack used while low level init is done */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 263 | #define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END |
| 264 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 265 | #define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 266 | /* |
| 267 | * SRAM scratch space entries |
| 268 | */ |
| 269 | #define OMAP5_SRAM_SCRATCH_OMAP5_REV SRAM_SCRATCH_SPACE_ADDR |
| 270 | #define OMAP5_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4) |
| 271 | #define OMAP5_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC) |
| 272 | #define OMAP5_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10) |
| 273 | #define OMAP5_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x14) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 274 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 275 | /* Silicon revisions */ |
| 276 | #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF |
| 277 | #define OMAP4430_ES1_0 0x44300100 |
| 278 | #define OMAP4430_ES2_0 0x44300200 |
| 279 | #define OMAP4430_ES2_1 0x44300210 |
| 280 | #define OMAP4430_ES2_2 0x44300220 |
| 281 | #define OMAP4430_ES2_3 0x44300230 |
Aneesh V | 0b92f09 | 2011-07-21 09:29:23 -0400 | [diff] [blame] | 282 | #define OMAP4460_ES1_0 0x44600100 |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 283 | #define OMAP4460_ES1_1 0x44600110 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 284 | |
Aneesh V | 13a74c1 | 2011-07-21 09:10:27 -0400 | [diff] [blame] | 285 | /* ROM code defines */ |
| 286 | /* Boot device */ |
| 287 | #define BOOT_DEVICE_MASK 0xFF |
| 288 | #define BOOT_DEVICE_OFFSET 0x8 |
| 289 | #define DEV_DESC_PTR_OFFSET 0x4 |
| 290 | #define DEV_DATA_PTR_OFFSET 0x18 |
| 291 | #define BOOT_MODE_OFFSET 0x8 |
Sricharan | 308fe92 | 2011-11-15 09:50:03 -0500 | [diff] [blame] | 292 | #define RESET_REASON_OFFSET 0x9 |
| 293 | #define CH_FLAGS_OFFSET 0xA |
| 294 | |
| 295 | #define CH_FLAGS_CHSETTINGS (0x1 << 0) |
| 296 | #define CH_FLAGS_CHRAM (0x1 << 1) |
| 297 | #define CH_FLAGS_CHFLASH (0x1 << 2) |
| 298 | #define CH_FLAGS_CHMMCSD (0x1 << 3) |
Aneesh V | 13a74c1 | 2011-07-21 09:10:27 -0400 | [diff] [blame] | 299 | |
Sricharan | 308fe92 | 2011-11-15 09:50:03 -0500 | [diff] [blame] | 300 | #ifndef __ASSEMBLY__ |
| 301 | struct omap_boot_parameters { |
| 302 | char *boot_message; |
| 303 | unsigned int mem_boot_descriptor; |
| 304 | unsigned char omap_bootdevice; |
| 305 | unsigned char reset_reason; |
| 306 | unsigned char ch_flags; |
| 307 | }; |
| 308 | #endif /* __ASSEMBLY__ */ |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 309 | #endif |