blob: 1c05b0867781e1309ff1de6e38cb6c6ae631812e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Priyanka Jain7d05b992017-04-28 10:41:35 +053012#ifdef CONFIG_FSL_QSPI
Priyanka Jain75cd67f2017-04-27 15:08:07 +053013#ifdef CONFIG_TARGET_LS2081ARDB
14#define CONFIG_QIXIS_I2C_ACCESS
15#endif
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +080016#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +053017
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053018#define I2C_MUX_CH_VOL_MONITOR 0xa
19#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053020
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053021/* step the IR regulator in 5mV increments */
22#define IR_VDD_STEP_DOWN 5
23#define IR_VDD_STEP_UP 5
24/* The lowest and highest voltage allowed for LS2080ARDB */
25#define VDD_MV_MIN 819
26#define VDD_MV_MAX 1212
27
Tom Rini8c70baa2021-12-14 13:36:40 -050028#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune12abcb2015-03-20 19:28:24 -070029
York Sune12abcb2015-03-20 19:28:24 -070030#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
31#define SPD_EEPROM_ADDRESS1 0x51
32#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053033#define SPD_EEPROM_ADDRESS3 0x53
34#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070035#define SPD_EEPROM_ADDRESS5 0x55
36#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
37#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
38#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
39#define CONFIG_DIMM_SLOTS_PER_CTLR 2
40#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053041#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune12abcb2015-03-20 19:28:24 -070042#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053043#endif
York Sune12abcb2015-03-20 19:28:24 -070044
Tang Yuantian57894be2015-12-09 15:32:18 +080045/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080046
47#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
48#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
49
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000050#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070051
52#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
53#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
54#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
55
56#define CONFIG_SYS_NOR0_CSPR \
57 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
58 CSPR_PORT_SIZE_16 | \
59 CSPR_MSEL_NOR | \
60 CSPR_V)
61#define CONFIG_SYS_NOR0_CSPR_EARLY \
62 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
63 CSPR_PORT_SIZE_16 | \
64 CSPR_MSEL_NOR | \
65 CSPR_V)
66#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
67#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
68 FTIM0_NOR_TEADC(0x5) | \
69 FTIM0_NOR_TEAHC(0x5))
70#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
71 FTIM1_NOR_TRAD_NOR(0x1a) |\
72 FTIM1_NOR_TSEQRAD_NOR(0x13))
73#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
74 FTIM2_NOR_TCH(0x4) | \
75 FTIM2_NOR_TWPH(0x0E) | \
76 FTIM2_NOR_TWP(0x1c))
77#define CONFIG_SYS_NOR_FTIM3 0x04000000
78#define CONFIG_SYS_IFC_CCR 0x01000000
79
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090080#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -070081#define CONFIG_SYS_FLASH_QUIET_TEST
82#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
83
York Sune12abcb2015-03-20 19:28:24 -070084#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
85#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
86#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
87
88#define CONFIG_SYS_FLASH_EMPTY_INFO
89#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
90 CONFIG_SYS_FLASH_BASE + 0x40000000}
91#endif
92
York Sune12abcb2015-03-20 19:28:24 -070093#define CONFIG_SYS_NAND_MAX_ECCPOS 256
94#define CONFIG_SYS_NAND_MAX_OOBFREE 2
95
York Sune12abcb2015-03-20 19:28:24 -070096#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
97#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
98 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
99 | CSPR_MSEL_NAND /* MSEL = NAND */ \
100 | CSPR_V)
101#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
102
103#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
104 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
105 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
106 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
107 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
108 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
109 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
110
York Sune12abcb2015-03-20 19:28:24 -0700111/* ONFI NAND Flash mode0 Timing Params */
112#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
113 FTIM0_NAND_TWP(0x30) | \
114 FTIM0_NAND_TWCHT(0x0e) | \
115 FTIM0_NAND_TWH(0x14))
116#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
117 FTIM1_NAND_TWBE(0xab) | \
118 FTIM1_NAND_TRR(0x1c) | \
119 FTIM1_NAND_TRP(0x30))
120#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
121 FTIM2_NAND_TREH(0x14) | \
122 FTIM2_NAND_TWHRE(0x3c))
123#define CONFIG_SYS_NAND_FTIM3 0x0
124
125#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
126#define CONFIG_SYS_MAX_NAND_DEVICE 1
127#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune12abcb2015-03-20 19:28:24 -0700128
York Sune12abcb2015-03-20 19:28:24 -0700129#define CONFIG_FSL_QIXIS /* use common QIXIS code */
130#define QIXIS_LBMAP_SWITCH 0x06
131#define QIXIS_LBMAP_MASK 0x0f
132#define QIXIS_LBMAP_SHIFT 0
133#define QIXIS_LBMAP_DFLTBANK 0x00
134#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700135#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700136#define QIXIS_RST_CTL_RESET 0x31
137#define QIXIS_RST_CTL_RESET_EN 0x30
138#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
139#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
140#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700141#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700142#define QIXIS_RST_FORCE_MEM 0x01
143
144#define CONFIG_SYS_CSPR3_EXT (0x0)
145#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
146 | CSPR_PORT_SIZE_8 \
147 | CSPR_MSEL_GPCM \
148 | CSPR_V)
149#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
150 | CSPR_PORT_SIZE_8 \
151 | CSPR_MSEL_GPCM \
152 | CSPR_V)
153
154#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
155#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
156/* QIXIS Timing parameters for IFC CS3 */
157#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
158 FTIM0_GPCM_TEADC(0x0e) | \
159 FTIM0_GPCM_TEAHC(0x0e))
160#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
161 FTIM1_GPCM_TRAD(0x3f))
162#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
163 FTIM2_GPCM_TCH(0xf) | \
164 FTIM2_GPCM_TWP(0x3E))
165#define CONFIG_SYS_CS3_FTIM3 0x0
166
Miquel Raynald0935362019-10-03 19:50:03 +0200167#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Scott Wood212b8d82015-03-24 13:25:03 -0700168#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
169#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
170#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
171#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
172#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
173#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
174#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
175#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
176#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
177#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
178#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
179#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
180#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
181#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
182#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
183#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
184#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
185
Scott Wood212b8d82015-03-24 13:25:03 -0700186#define CONFIG_SPL_PAD_TO 0x80000
Scott Wood212b8d82015-03-24 13:25:03 -0700187#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
188#else
York Sune12abcb2015-03-20 19:28:24 -0700189#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
190#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
191#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
192#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
193#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
194#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
195#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
196#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
197#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
198#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
199#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
200#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
201#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
202#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
203#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
204#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
205#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000206#endif
Scott Wood212b8d82015-03-24 13:25:03 -0700207
York Sune12abcb2015-03-20 19:28:24 -0700208/* Debug Server firmware */
209#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
210#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain7d05b992017-04-28 10:41:35 +0530211#endif
York Sune12abcb2015-03-20 19:28:24 -0700212#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
213
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530214#ifdef CONFIG_TARGET_LS2081ARDB
215#define CONFIG_FSL_QIXIS /* use common QIXIS code */
216#define QIXIS_QMAP_MASK 0x07
217#define QIXIS_QMAP_SHIFT 5
218#define QIXIS_LBMAP_DFLTBANK 0x00
219#define QIXIS_LBMAP_QSPI 0x00
220#define QIXIS_RCW_SRC_QSPI 0x62
221#define QIXIS_LBMAP_ALTBANK 0x20
222#define QIXIS_RST_CTL_RESET 0x31
223#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
224#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
225#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
226#define QIXIS_LBMAP_MASK 0x0f
227#define QIXIS_RST_CTL_RESET_EN 0x30
228#endif
229
York Sune12abcb2015-03-20 19:28:24 -0700230/*
231 * I2C
232 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530233#ifdef CONFIG_TARGET_LS2081ARDB
234#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
235#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530236#define I2C_MUX_PCA_ADDR 0x75
237#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700238
239/* I2C bus multiplexer */
240#define I2C_MUX_CH_DEFAULT 0x8
241
Haikun Wang7e3180d2015-07-03 16:51:35 +0800242/* SPI */
Haikun Wang7e3180d2015-07-03 16:51:35 +0800243
York Sune12abcb2015-03-20 19:28:24 -0700244/*
245 * RTC configuration
246 */
247#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530248#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530249#define CONFIG_SYS_I2C_RTC_ADDR 0x51
250#else
York Sune12abcb2015-03-20 19:28:24 -0700251#define CONFIG_RTC_DS3231 1
252#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530253#endif
York Sune12abcb2015-03-20 19:28:24 -0700254
255/* EEPROM */
York Sune12abcb2015-03-20 19:28:24 -0700256#define CONFIG_SYS_I2C_EEPROM_NXID
257#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sune12abcb2015-03-20 19:28:24 -0700258
York Sune12abcb2015-03-20 19:28:24 -0700259#define CONFIG_FSL_MEMAC
York Sune12abcb2015-03-20 19:28:24 -0700260
261#ifdef CONFIG_PCI
York Sune12abcb2015-03-20 19:28:24 -0700262#define CONFIG_PCI_SCAN_SHOW
York Sune12abcb2015-03-20 19:28:24 -0700263#endif
264
Alexander Graf39e4f242016-11-17 01:03:02 +0100265#define BOOT_TARGET_DEVICES(func) \
266 func(USB, usb, 0) \
267 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100268 func(SCSI, scsi, 0) \
269 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100270#include <config_distro_bootcmd.h>
271
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000272#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530273#define QSPI_MC_INIT_CMD \
274 "sf probe 0:0; " \
275 "sf read 0x80640000 0x640000 0x80000; " \
276 "env exists secureboot && " \
277 "esbc_validate 0x80640000 && " \
278 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530279 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530280 "sf read 0x80e00000 0xe00000 0x100000; " \
281 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000282#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530283 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000284 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000285 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000286 "mmc read 0x80640000 0x3200 0x20 && " \
287 "mmc read 0x80680000 0x3400 0x20 && " \
288 "esbc_validate 0x80640000 && " \
289 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000290 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000291#define IFC_MC_INIT_CMD \
292 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000293 "esbc_validate 0x580640000 && " \
294 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000295 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
296#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530297#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530298#define MC_INIT_CMD \
299 "mcinitcmd=sf probe 0:0; " \
300 "sf read 0x80640000 0x640000 0x80000; " \
301 "env exists secureboot && " \
302 "esbc_validate 0x80640000 && " \
303 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530304 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530305 "sf read 0x80e00000 0xe00000 0x100000; " \
306 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800307#elif defined(CONFIG_SD_BOOT)
308#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530309 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
310 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800311 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000312 "mmc read 0x80640000 0x3200 0x20 && " \
313 "mmc read 0x80680000 0x3400 0x20 && " \
314 "esbc_validate 0x80640000 && " \
315 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530316 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800317 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530318#else
319#define MC_INIT_CMD \
320 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000321 "esbc_validate 0x580640000 && " \
322 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530323 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
324#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000325#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530326
York Sune12abcb2015-03-20 19:28:24 -0700327/* Initial environment variables */
328#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000329#ifdef CONFIG_TFABOOT
330#define CONFIG_EXTRA_ENV_SETTINGS \
331 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
332 "ramdisk_addr=0x800000\0" \
333 "ramdisk_size=0x2000000\0" \
334 "fdt_high=0xa0000000\0" \
335 "initrd_high=0xffffffffffffffff\0" \
336 "fdt_addr=0x64f00000\0" \
337 "kernel_addr=0x581000000\0" \
338 "kernel_start=0x1000000\0" \
339 "kernelheader_start=0x800000\0" \
340 "scriptaddr=0x80000000\0" \
341 "scripthdraddr=0x80080000\0" \
342 "fdtheader_addr_r=0x80100000\0" \
343 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000344 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000345 "kernel_addr_r=0x81000000\0" \
346 "kernelheader_size=0x40000\0" \
347 "fdt_addr_r=0x90000000\0" \
348 "load_addr=0xa0000000\0" \
349 "kernel_size=0x2800000\0" \
350 "kernel_addr_sd=0x8000\0" \
351 "kernel_size_sd=0x14000\0" \
352 "console=ttyAMA0,38400n8\0" \
353 "mcmemsize=0x70000000\0" \
354 "sd_bootcmd=echo Trying load from SD ..;" \
355 "mmcinfo; mmc read $load_addr " \
356 "$kernel_addr_sd $kernel_size_sd && " \
357 "bootm $load_addr#$board\0" \
358 QSPI_MC_INIT_CMD \
359 BOOTENV \
360 "boot_scripts=ls2088ardb_boot.scr\0" \
361 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
362 "scan_dev_for_boot_part=" \
363 "part list ${devtype} ${devnum} devplist; " \
364 "env exists devplist || setenv devplist 1; " \
365 "for distro_bootpart in ${devplist}; do " \
366 "if fstype ${devtype} " \
367 "${devnum}:${distro_bootpart} " \
368 "bootfstype; then " \
369 "run scan_dev_for_boot; " \
370 "fi; " \
371 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000372 "boot_a_script=" \
373 "load ${devtype} ${devnum}:${distro_bootpart} " \
374 "${scriptaddr} ${prefix}${script}; " \
375 "env exists secureboot && load ${devtype} " \
376 "${devnum}:${distro_bootpart} " \
377 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
378 "&& esbc_validate ${scripthdraddr};" \
379 "source ${scriptaddr}\0" \
380 "qspi_bootcmd=echo Trying load from qspi..;" \
381 "sf probe && sf read $load_addr " \
382 "$kernel_start $kernel_size ; env exists secureboot &&" \
383 "sf read $kernelheader_addr_r $kernelheader_start " \
384 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
385 " bootm $load_addr#$board\0" \
386 "nor_bootcmd=echo Trying load from nor..;" \
387 "cp.b $kernel_addr $load_addr " \
388 "$kernel_size ; env exists secureboot && " \
389 "cp.b $kernelheader_addr $kernelheader_addr_r " \
390 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
391 "bootm $load_addr#$board\0"
392#else
York Sune12abcb2015-03-20 19:28:24 -0700393#define CONFIG_EXTRA_ENV_SETTINGS \
394 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700395 "ramdisk_addr=0x800000\0" \
396 "ramdisk_size=0x2000000\0" \
397 "fdt_high=0xa0000000\0" \
398 "initrd_high=0xffffffffffffffff\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800399 "fdt_addr=0x64f00000\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530400 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530401 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000402 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800403 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530404 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800405 "fdtheader_addr_r=0x80100000\0" \
406 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000407 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800408 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530409 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800410 "fdt_addr_r=0x90000000\0" \
411 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530412 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800413 "kernel_addr_sd=0x8000\0" \
414 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800415 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530416 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800417 "sd_bootcmd=echo Trying load from SD ..;" \
418 "mmcinfo; mmc read $load_addr " \
419 "$kernel_addr_sd $kernel_size_sd && " \
420 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530421 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800422 BOOTENV \
423 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530424 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800425 "scan_dev_for_boot_part=" \
426 "part list ${devtype} ${devnum} devplist; " \
427 "env exists devplist || setenv devplist 1; " \
428 "for distro_bootpart in ${devplist}; do " \
429 "if fstype ${devtype} " \
430 "${devnum}:${distro_bootpart} " \
431 "bootfstype; then " \
432 "run scan_dev_for_boot; " \
433 "fi; " \
434 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530435 "boot_a_script=" \
436 "load ${devtype} ${devnum}:${distro_bootpart} " \
437 "${scriptaddr} ${prefix}${script}; " \
438 "env exists secureboot && load ${devtype} " \
439 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000440 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
441 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530442 "&& esbc_validate ${scripthdraddr};" \
443 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800444 "qspi_bootcmd=echo Trying load from qspi..;" \
445 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530446 "$kernel_start $kernel_size ; env exists secureboot &&" \
447 "sf read $kernelheader_addr_r $kernelheader_start " \
448 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800449 " bootm $load_addr#$board\0" \
450 "nor_bootcmd=echo Trying load from nor..;" \
451 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530452 "$kernel_size ; env exists secureboot && " \
453 "cp.b $kernelheader_addr $kernelheader_addr_r " \
454 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
455 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000456#endif
457
458#ifdef CONFIG_TFABOOT
459#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530460 "sf probe 0:0; " \
461 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000462 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530463 "&& esbc_validate 0x806c0000; " \
464 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000465 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530466 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000467 "run distro_bootcmd;run qspi_bootcmd; " \
468 "env exists secureboot && esbc_halt;"
469
470/* Try to boot an on-SD kernel first, then do normal distro boot */
471#define SD_BOOTCOMMAND \
472 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000473 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000474 "&& esbc_validate $load_addr; " \
475 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000476 "&& mmc read 0x80d00000 0x6800 0x800 " \
477 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000478 "run distro_bootcmd;run sd_bootcmd; " \
479 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530480
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000481/* Try to boot an on-NOR kernel first, then do normal distro boot */
482#define IFC_NOR_BOOTCOMMAND \
483 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000484 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000485 "&& fsl_mc lazyapply dpl 0x580d00000;" \
486 "run distro_bootcmd;run nor_bootcmd; " \
487 "env exists secureboot && esbc_halt;"
488#else
York Sune12abcb2015-03-20 19:28:24 -0700489#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530490/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800491#elif defined(CONFIG_SD_BOOT)
492/* Try to boot an on-SD kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530493#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100494/* Try to boot an on-NOR kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530495#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000496#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530497
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530498/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530499#define CORTINA_PHY_ADDR1 0x10
500#define CORTINA_PHY_ADDR2 0x11
501#define CORTINA_PHY_ADDR3 0x12
502#define CORTINA_PHY_ADDR4 0x13
503#define AQ_PHY_ADDR1 0x00
504#define AQ_PHY_ADDR2 0x01
505#define AQ_PHY_ADDR3 0x02
506#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800507#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwaha0a95f8f2016-04-19 08:53:42 +0530508#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530509
Saksham Jainc0c38d22016-03-23 16:24:35 +0530510#include <asm/fsl_secure_boot.h>
511
York Sune12abcb2015-03-20 19:28:24 -0700512#endif /* __LS2_RDB_H */