Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 Altera Corporation <www.altera.com> |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 4 | */ |
Dinh Nguyen | f593acd | 2015-12-03 16:05:59 -0600 | [diff] [blame] | 5 | #ifndef __CONFIG_SOCFPGA_COMMON_H__ |
| 6 | #define __CONFIG_SOCFPGA_COMMON_H__ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 7 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 8 | #include <linux/stringify.h> |
| 9 | |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 10 | /* |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 11 | * Memory configurations |
| 12 | */ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 13 | #define PHYS_SDRAM_1 0x0 |
Ley Foon Tan | 10b6964 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 14 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 15 | #define CFG_SYS_INIT_RAM_ADDR 0xFFFF0000 |
| 16 | #define CFG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE |
Ley Foon Tan | 10b6964 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 17 | #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 18 | #define CFG_SYS_INIT_RAM_ADDR 0xFFE00000 |
Simon Goldschmidt | fb2965c | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 19 | /* SPL memory allocation configuration, this is for FAT implementation */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 20 | #define CFG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \ |
Simon Glass | 67e3fca | 2023-09-26 08:14:16 -0600 | [diff] [blame] | 21 | CONFIG_SPL_SYS_MALLOC_SIZE) |
Ley Foon Tan | 10b6964 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 22 | #endif |
Stefan Roese | ad4105f | 2018-10-30 10:00:22 +0100 | [diff] [blame] | 23 | |
| 24 | /* |
| 25 | * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal |
| 26 | * SRAM as bootcounter storage. Make sure to not put the stack directly |
| 27 | * at this address to not overwrite the bootcounter by checking, if the |
| 28 | * bootcounter address is located in the internal SRAM. |
| 29 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 30 | #if ((CONFIG_SYS_BOOTCOUNT_ADDR > CFG_SYS_INIT_RAM_ADDR) && \ |
| 31 | (CONFIG_SYS_BOOTCOUNT_ADDR < (CFG_SYS_INIT_RAM_ADDR + \ |
| 32 | CFG_SYS_INIT_RAM_SIZE))) |
Stefan Roese | ad4105f | 2018-10-30 10:00:22 +0100 | [diff] [blame] | 33 | #endif |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 34 | |
Simon Goldschmidt | fb2965c | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 35 | /* |
| 36 | * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc |
| 37 | * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage |
| 38 | * in U-Boot pre-reloc is higher than in SPL. |
| 39 | */ |
Simon Goldschmidt | fb2965c | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 40 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 41 | #define CFG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 42 | |
| 43 | /* |
| 44 | * U-Boot general configurations |
| 45 | */ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 46 | /* Print buffer size */ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 47 | |
| 48 | /* |
| 49 | * Cache |
| 50 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 51 | #define CFG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 52 | |
| 53 | /* |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 54 | * L4 OSC1 Timer 0 |
| 55 | */ |
Marek Vasut | aaa40e7 | 2018-08-18 16:00:31 +0200 | [diff] [blame] | 56 | #ifndef CONFIG_TIMER |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 57 | #define CFG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS |
| 58 | #define CFG_SYS_TIMER_COUNTER (CFG_SYS_TIMERBASE + 0x4) |
| 59 | #ifndef CFG_SYS_TIMER_RATE |
| 60 | #define CFG_SYS_TIMER_RATE 25000000 |
Marek Vasut | aaa40e7 | 2018-08-18 16:00:31 +0200 | [diff] [blame] | 61 | #endif |
Marek Vasut | 979de71 | 2020-02-15 14:10:02 +0100 | [diff] [blame] | 62 | #endif |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 63 | |
| 64 | /* |
| 65 | * L4 Watchdog |
| 66 | */ |
Tom Rini | 79088cf | 2022-12-04 10:03:39 -0500 | [diff] [blame] | 67 | #define CFG_DW_WDT_CLOCK_KHZ 25000 |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 68 | |
| 69 | /* |
Marek Vasut | 7e442d9 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 70 | * NAND Support |
| 71 | */ |
| 72 | #ifdef CONFIG_NAND_DENALI |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 73 | #define CFG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS |
| 74 | #define CFG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS |
Marek Vasut | 7e442d9 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 75 | #endif |
| 76 | |
| 77 | /* |
Marek Vasut | 9f19312 | 2014-10-24 23:34:25 +0200 | [diff] [blame] | 78 | * USB |
| 79 | */ |
Marek Vasut | 9f19312 | 2014-10-24 23:34:25 +0200 | [diff] [blame] | 80 | |
| 81 | /* |
Marek Vasut | 40f1d6b | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 82 | * USB Gadget (DFU, UMS) |
| 83 | */ |
| 84 | #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE) |
Marek Vasut | 40f1d6b | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 85 | #define DFU_DEFAULT_POLL_TIMEOUT 300 |
Marek Vasut | 40f1d6b | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 86 | #endif |
| 87 | |
| 88 | /* |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 89 | * U-Boot environment |
| 90 | */ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 91 | |
Chin Liang See | fb73f6d | 2015-12-21 21:02:45 +0800 | [diff] [blame] | 92 | /* Environment for SDMMC boot */ |
Chin Liang See | fb73f6d | 2015-12-21 21:02:45 +0800 | [diff] [blame] | 93 | |
Chin Liang See | 713e5b1 | 2016-02-24 16:50:22 +0800 | [diff] [blame] | 94 | /* Environment for QSPI boot */ |
Chin Liang See | 713e5b1 | 2016-02-24 16:50:22 +0800 | [diff] [blame] | 95 | |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 96 | /* |
| 97 | * SPL |
Marek Vasut | ea0123c | 2014-10-16 12:25:40 +0200 | [diff] [blame] | 98 | * |
Tien Fong Chee | 200ae35 | 2017-12-05 15:58:04 +0800 | [diff] [blame] | 99 | * SRAM Memory layout for gen 5: |
Marek Vasut | ea0123c | 2014-10-16 12:25:40 +0200 | [diff] [blame] | 100 | * |
| 101 | * 0xFFFF_0000 ...... Start of SRAM |
| 102 | * 0xFFFF_xxxx ...... Top of stack (grows down) |
Simon Goldschmidt | a3e5026 | 2019-04-09 21:02:03 +0200 | [diff] [blame] | 103 | * 0xFFFF_yyyy ...... Global Data |
| 104 | * 0xFFFF_zzzz ...... Malloc area |
| 105 | * 0xFFFF_FFFF ...... End of SRAM |
Tien Fong Chee | 200ae35 | 2017-12-05 15:58:04 +0800 | [diff] [blame] | 106 | * |
| 107 | * SRAM Memory layout for Arria 10: |
| 108 | * 0xFFE0_0000 ...... Start of SRAM (bottom) |
| 109 | * 0xFFEx_xxxx ...... Top of stack (grows down to bottom) |
| 110 | * 0xFFEy_yyyy ...... Global Data |
| 111 | * 0xFFEz_zzzz ...... Malloc area (grows up to top) |
| 112 | * 0xFFE3_FFFF ...... End of SRAM (top) |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 113 | */ |
Pavel Machek | 5e2d70a | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 114 | |
Marek Vasut | cadf2f9 | 2015-07-21 07:50:03 +0200 | [diff] [blame] | 115 | /* SPL QSPI boot support */ |
Marek Vasut | cadf2f9 | 2015-07-21 07:50:03 +0200 | [diff] [blame] | 116 | |
Marek Vasut | 7e442d9 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 117 | /* SPL NAND boot support */ |
Marek Vasut | 7e442d9 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 118 | |
Dalon Westergreen | bfd74c6 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 119 | /* Extra Environment */ |
Simon Glass | 209ae76 | 2024-09-29 19:49:49 -0600 | [diff] [blame] | 120 | #ifndef CONFIG_XPL_BUILD |
Dalon Westergreen | bfd74c6 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 121 | |
Simon Goldschmidt | 2e5d9a6 | 2018-01-25 07:18:27 +0100 | [diff] [blame] | 122 | #ifdef CONFIG_CMD_DHCP |
| 123 | #define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na) |
| 124 | #else |
| 125 | #define BOOT_TARGET_DEVICES_DHCP(func) |
| 126 | #endif |
| 127 | |
Joe Hershberger | 8e8594f | 2018-04-13 15:26:40 -0500 | [diff] [blame] | 128 | #if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP) |
Dalon Westergreen | bfd74c6 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 129 | #define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na) |
| 130 | #else |
| 131 | #define BOOT_TARGET_DEVICES_PXE(func) |
| 132 | #endif |
| 133 | |
| 134 | #ifdef CONFIG_CMD_MMC |
| 135 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0) |
| 136 | #else |
| 137 | #define BOOT_TARGET_DEVICES_MMC(func) |
| 138 | #endif |
| 139 | |
| 140 | #define BOOT_TARGET_DEVICES(func) \ |
| 141 | BOOT_TARGET_DEVICES_MMC(func) \ |
| 142 | BOOT_TARGET_DEVICES_PXE(func) \ |
Simon Goldschmidt | 2e5d9a6 | 2018-01-25 07:18:27 +0100 | [diff] [blame] | 143 | BOOT_TARGET_DEVICES_DHCP(func) |
Dalon Westergreen | bfd74c6 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 144 | |
| 145 | #include <config_distro_bootcmd.h> |
| 146 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 147 | #ifndef CFG_EXTRA_ENV_SETTINGS |
| 148 | #define CFG_EXTRA_ENV_SETTINGS \ |
Dalon Westergreen | bfd74c6 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 149 | "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \ |
| 150 | "bootm_size=0xa000000\0" \ |
| 151 | "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \ |
| 152 | "fdt_addr_r=0x02000000\0" \ |
| 153 | "scriptaddr=0x02100000\0" \ |
| 154 | "pxefile_addr_r=0x02200000\0" \ |
| 155 | "ramdisk_addr_r=0x02300000\0" \ |
Simon Goldschmidt | 0de397b | 2019-03-01 20:12:31 +0100 | [diff] [blame] | 156 | "socfpga_legacy_reset_compat=1\0" \ |
Dalon Westergreen | bfd74c6 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 157 | BOOTENV |
| 158 | |
| 159 | #endif |
| 160 | #endif |
| 161 | |
Dinh Nguyen | f593acd | 2015-12-03 16:05:59 -0600 | [diff] [blame] | 162 | #endif /* __CONFIG_SOCFPGA_COMMON_H__ */ |