blob: bd8f5c8c412f69f77685b640e1ba5bc21b19c583 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5e2d70a2014-09-08 14:08:45 +02004 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02007
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008/*
9 * High level configuration
10 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020011#define CONFIG_CLOCKS
12
Pavel Machek5e2d70a2014-09-08 14:08:45 +020013#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
14
15#define CONFIG_TIMESTAMP /* Print image info with timestamp */
16
Marek Vasut621ea082016-02-11 13:59:46 +010017/* add target to build it automatically upon "make" */
18#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
19
Pavel Machek5e2d70a2014-09-08 14:08:45 +020020/*
21 * Memory configurations
22 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010024#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
26#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080027#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020028#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020029#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080030#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
31#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
32#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
33#endif
Stefan Roesead4105f2018-10-30 10:00:22 +010034
35/*
36 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
37 * SRAM as bootcounter storage. Make sure to not put the stack directly
38 * at this address to not overwrite the bootcounter by checking, if the
39 * bootcounter address is located in the internal SRAM.
40 */
41#if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
42 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
43 CONFIG_SYS_INIT_RAM_SIZE)))
44#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_BOOTCOUNT_ADDR
45#else
Marek Vasutffb8e7f2015-07-12 15:23:28 +020046#define CONFIG_SYS_INIT_SP_ADDR \
Marek Vasutbb45f272018-04-26 22:23:05 +020047 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Stefan Roesead4105f2018-10-30 10:00:22 +010048#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +020049
50#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020051
52/*
53 * U-Boot general configurations
54 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020055#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020056 /* Print buffer size */
57#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
58#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
59 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020060
Marek Vasut4a065842015-12-05 20:08:21 +010061#ifndef CONFIG_SYS_HOSTNAME
62#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
63#endif
64
Pavel Machek5e2d70a2014-09-08 14:08:45 +020065/*
66 * Cache
67 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020068#define CONFIG_SYS_L2_PL310
69#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
70
71/*
Marek Vasutccc5c242014-09-27 01:18:29 +020072 * EPCS/EPCQx1 Serial Flash Controller
73 */
74#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020075#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020076/*
77 * The base address is configurable in QSys, each board must specify the
78 * base address based on it's particular FPGA configuration. Please note
79 * that the address here is incremented by 0x400 from the Base address
80 * selected in QSys, since the SPI registers are at offset +0x400.
81 * #define CONFIG_SYS_SPI_BASE 0xff240400
82 */
83#endif
84
85/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020086 * Ethernet on SoC (EMAC)
87 */
Marek Vasut0d5abc92018-04-23 01:26:10 +020088#ifdef CONFIG_CMD_NET
Pavel Machek5e2d70a2014-09-08 14:08:45 +020089#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek5e2d70a2014-09-08 14:08:45 +020090#endif
91
92/*
93 * FPGA Driver
94 */
95#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020096#define CONFIG_FPGA_COUNT 1
97#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080098
Pavel Machek5e2d70a2014-09-08 14:08:45 +020099/*
100 * L4 OSC1 Timer 0
101 */
Marek Vasutaaa40e72018-08-18 16:00:31 +0200102#ifndef CONFIG_TIMER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200103/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
104#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
105#define CONFIG_SYS_TIMER_COUNTS_DOWN
106#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200107#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasutaaa40e72018-08-18 16:00:31 +0200108#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200109
110/*
111 * L4 Watchdog
112 */
113#ifdef CONFIG_HW_WATCHDOG
114#define CONFIG_DESIGNWARE_WATCHDOG
115#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
116#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300117#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200118#endif
119
120/*
121 * MMC Driver
122 */
123#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200124#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200125/* FIXME */
126/* using smaller max blk cnt to avoid flooding the limited stack we have */
127#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
128#endif
129
Stefan Roese9a468c02014-11-07 12:37:52 +0100130/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100131 * NAND Support
132 */
133#ifdef CONFIG_NAND_DENALI
134#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100135#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100136#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
137#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100138#endif
139
140/*
Stefan Roese623a5412014-10-30 09:33:13 +0100141 * I2C support
142 */
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500143#ifndef CONFIG_DM_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100144#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100145#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
146#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
147#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
148#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
149/* Using standard mode which the speed up to 100Kb/s */
150#define CONFIG_SYS_I2C_SPEED 100000
151#define CONFIG_SYS_I2C_SPEED1 100000
152#define CONFIG_SYS_I2C_SPEED2 100000
153#define CONFIG_SYS_I2C_SPEED3 100000
154/* Address of device when used as slave */
155#define CONFIG_SYS_I2C_SLAVE 0x02
156#define CONFIG_SYS_I2C_SLAVE1 0x02
157#define CONFIG_SYS_I2C_SLAVE2 0x02
158#define CONFIG_SYS_I2C_SLAVE3 0x02
159#ifndef __ASSEMBLY__
160/* Clock supplied to I2C controller in unit of MHz */
161unsigned int cm_get_l4_sp_clk_hz(void);
162#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
163#endif
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500164#endif /* CONFIG_DM_I2C */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200165
166/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100167 * QSPI support
168 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100169/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200170#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100171#define CONFIG_SPI_FLASH_MTD
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200172#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100173/* QSPI reference clock */
174#ifndef __ASSEMBLY__
175unsigned int cm_get_qspi_controller_clk_hz(void);
176#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
177#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100178
Marek Vasutcabc3b42015-08-19 23:23:53 +0200179/*
180 * Designware SPI support
181 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100182
Stefan Roese9a468c02014-11-07 12:37:52 +0100183/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200184 * Serial Driver
185 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200186#define CONFIG_SYS_NS16550_SERIAL
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200187
188/*
Marek Vasut9f193122014-10-24 23:34:25 +0200189 * USB
190 */
Marek Vasut9f193122014-10-24 23:34:25 +0200191
192/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100193 * USB Gadget (DFU, UMS)
194 */
195#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200196#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100197#define DFU_DEFAULT_POLL_TIMEOUT 300
198
199/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300200#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
201#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100202#endif
203
204/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200205 * U-Boot environment
206 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100207#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700208#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100209#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200210
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800211/* Environment for SDMMC boot */
212#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700213#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
214#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800215#endif
216
Chin Liang See713e5b12016-02-24 16:50:22 +0800217/* Environment for QSPI boot */
218#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
219#define CONFIG_ENV_OFFSET 0x00100000
220#define CONFIG_ENV_SECT_SIZE (64 * 1024)
221#endif
222
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200223/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800224 * mtd partitioning for serial NOR flash
225 *
226 * device nor0 <ff705000.spi.0>, # parts = 6
227 * #: name size offset mask_flags
228 * 0: u-boot 0x00100000 0x00000000 0
229 * 1: env1 0x00040000 0x00100000 0
230 * 2: env2 0x00040000 0x00140000 0
231 * 3: UBI 0x03e80000 0x00180000 0
232 * 4: boot 0x00e80000 0x00180000 0
233 * 5: rootfs 0x01000000 0x01000000 0
234 *
235 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800236
237/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200238 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200239 *
Tien Fong Chee200ae352017-12-05 15:58:04 +0800240 * SRAM Memory layout for gen 5:
Marek Vasutea0123c2014-10-16 12:25:40 +0200241 *
242 * 0xFFFF_0000 ...... Start of SRAM
243 * 0xFFFF_xxxx ...... Top of stack (grows down)
244 * 0xFFFF_yyyy ...... Malloc area
245 * 0xFFFF_zzzz ...... Global Data
246 * 0xFFFF_FF00 ...... End of SRAM
Tien Fong Chee200ae352017-12-05 15:58:04 +0800247 *
248 * SRAM Memory layout for Arria 10:
249 * 0xFFE0_0000 ...... Start of SRAM (bottom)
250 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
251 * 0xFFEy_yyyy ...... Global Data
252 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
253 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200254 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200255#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800256#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200257
Tien Fong Chee200ae352017-12-05 15:58:04 +0800258#if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
259/* SPL memory allocation configuration, this is for FAT implementation */
260#ifndef CONFIG_SYS_SPL_MALLOC_START
261#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
262#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_SIZE - \
263 CONFIG_SYS_SPL_MALLOC_SIZE + \
264 CONFIG_SYS_INIT_RAM_ADDR)
265#endif
266#endif
267
Marek Vasut1029caf2015-07-10 00:04:23 +0200268/* SPL SDMMC boot support */
269#ifdef CONFIG_SPL_MMC_SUPPORT
270#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200271#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700272#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
273#endif
274#else
275#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
276#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200277#endif
278#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200279
Marek Vasutcadf2f92015-07-21 07:50:03 +0200280/* SPL QSPI boot support */
281#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200282#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
283#endif
284
Marek Vasut7e442d92015-12-20 04:00:46 +0100285/* SPL NAND boot support */
286#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100287#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
288#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
289#endif
290
Dinh Nguyen757774a2015-03-30 17:01:12 -0500291/*
292 * Stack setup
293 */
Tien Fong Chee200ae352017-12-05 15:58:04 +0800294#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Dinh Nguyen757774a2015-03-30 17:01:12 -0500295#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
Tien Fong Chee200ae352017-12-05 15:58:04 +0800296#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
297#define CONFIG_SPL_STACK CONFIG_SYS_SPL_MALLOC_START
298#endif
Dinh Nguyen757774a2015-03-30 17:01:12 -0500299
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700300/* Extra Environment */
301#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700302
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100303#ifdef CONFIG_CMD_DHCP
304#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
305#else
306#define BOOT_TARGET_DEVICES_DHCP(func)
307#endif
308
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500309#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700310#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
311#else
312#define BOOT_TARGET_DEVICES_PXE(func)
313#endif
314
315#ifdef CONFIG_CMD_MMC
316#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
317#else
318#define BOOT_TARGET_DEVICES_MMC(func)
319#endif
320
321#define BOOT_TARGET_DEVICES(func) \
322 BOOT_TARGET_DEVICES_MMC(func) \
323 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100324 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700325
326#include <config_distro_bootcmd.h>
327
328#ifndef CONFIG_EXTRA_ENV_SETTINGS
329#define CONFIG_EXTRA_ENV_SETTINGS \
330 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
331 "bootm_size=0xa000000\0" \
332 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
333 "fdt_addr_r=0x02000000\0" \
334 "scriptaddr=0x02100000\0" \
335 "pxefile_addr_r=0x02200000\0" \
336 "ramdisk_addr_r=0x02300000\0" \
337 BOOTENV
338
339#endif
340#endif
341
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600342#endif /* __CONFIG_SOCFPGA_COMMON_H__ */