blob: 4de2aa792903e75190bac940c693753551fc3137 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5e2d70a2014-09-08 14:08:45 +02004 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02007
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008/* Virtual target or real hardware */
9#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
10
Pavel Machek5e2d70a2014-09-08 14:08:45 +020011/*
12 * High level configuration
13 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014#define CONFIG_CLOCKS
15
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
17
18#define CONFIG_TIMESTAMP /* Print image info with timestamp */
19
Marek Vasut621ea082016-02-11 13:59:46 +010020/* add target to build it automatically upon "make" */
21#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
22
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023/*
24 * Memory configurations
25 */
26#define CONFIG_NR_DRAM_BANKS 1
27#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010028#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020029#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
30#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080031#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020032#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020033#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080034#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
35#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
36#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
37#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020038#define CONFIG_SYS_INIT_SP_OFFSET \
39 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
40#define CONFIG_SYS_INIT_SP_ADDR \
41 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020042
43#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45/*
46 * U-Boot general configurations
47 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020048#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020049 /* Print buffer size */
50#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
51#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
52 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020053
Marek Vasut4a065842015-12-05 20:08:21 +010054#ifndef CONFIG_SYS_HOSTNAME
55#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
56#endif
57
Pavel Machek5e2d70a2014-09-08 14:08:45 +020058/*
59 * Cache
60 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020061#define CONFIG_SYS_L2_PL310
62#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
63
64/*
Marek Vasutccc5c242014-09-27 01:18:29 +020065 * EPCS/EPCQx1 Serial Flash Controller
66 */
67#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020068#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020069/*
70 * The base address is configurable in QSys, each board must specify the
71 * base address based on it's particular FPGA configuration. Please note
72 * that the address here is incremented by 0x400 from the Base address
73 * selected in QSys, since the SPI registers are at offset +0x400.
74 * #define CONFIG_SYS_SPI_BASE 0xff240400
75 */
76#endif
77
78/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020079 * Ethernet on SoC (EMAC)
80 */
81#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020082#define CONFIG_DW_ALTDESCRIPTOR
83#define CONFIG_MII
Pavel Machek5e2d70a2014-09-08 14:08:45 +020084#endif
85
86/*
87 * FPGA Driver
88 */
89#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020090#define CONFIG_FPGA_COUNT 1
91#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080092
Pavel Machek5e2d70a2014-09-08 14:08:45 +020093/*
94 * L4 OSC1 Timer 0
95 */
96/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
97#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
98#define CONFIG_SYS_TIMER_COUNTS_DOWN
99#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
100#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
101#define CONFIG_SYS_TIMER_RATE 2400000
102#else
103#define CONFIG_SYS_TIMER_RATE 25000000
104#endif
105
106/*
107 * L4 Watchdog
108 */
109#ifdef CONFIG_HW_WATCHDOG
110#define CONFIG_DESIGNWARE_WATCHDOG
111#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
112#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300113#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200114#endif
115
116/*
117 * MMC Driver
118 */
119#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200120#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200121/* FIXME */
122/* using smaller max blk cnt to avoid flooding the limited stack we have */
123#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
124#endif
125
Stefan Roese9a468c02014-11-07 12:37:52 +0100126/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100127 * NAND Support
128 */
129#ifdef CONFIG_NAND_DENALI
130#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100131#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100132#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
133#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100134#endif
135
136/*
Stefan Roese623a5412014-10-30 09:33:13 +0100137 * I2C support
138 */
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500139#ifndef CONFIG_DM_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100140#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100141#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
142#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
143#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
144#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
145/* Using standard mode which the speed up to 100Kb/s */
146#define CONFIG_SYS_I2C_SPEED 100000
147#define CONFIG_SYS_I2C_SPEED1 100000
148#define CONFIG_SYS_I2C_SPEED2 100000
149#define CONFIG_SYS_I2C_SPEED3 100000
150/* Address of device when used as slave */
151#define CONFIG_SYS_I2C_SLAVE 0x02
152#define CONFIG_SYS_I2C_SLAVE1 0x02
153#define CONFIG_SYS_I2C_SLAVE2 0x02
154#define CONFIG_SYS_I2C_SLAVE3 0x02
155#ifndef __ASSEMBLY__
156/* Clock supplied to I2C controller in unit of MHz */
157unsigned int cm_get_l4_sp_clk_hz(void);
158#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
159#endif
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500160#endif /* CONFIG_DM_I2C */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200161
162/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100163 * QSPI support
164 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100165/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200166#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100167#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200168#define CONFIG_MTD_DEVICE
169#define CONFIG_MTD_PARTITIONS
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200170#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100171/* QSPI reference clock */
172#ifndef __ASSEMBLY__
173unsigned int cm_get_qspi_controller_clk_hz(void);
174#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
175#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100176
Marek Vasutcabc3b42015-08-19 23:23:53 +0200177/*
178 * Designware SPI support
179 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100180
Stefan Roese9a468c02014-11-07 12:37:52 +0100181/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200182 * Serial Driver
183 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200184#define CONFIG_SYS_NS16550_SERIAL
185#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200186#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
187#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800188#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
189#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200190#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800191#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
192#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
193#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200194#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200195
196/*
Marek Vasut9f193122014-10-24 23:34:25 +0200197 * USB
198 */
Marek Vasut9f193122014-10-24 23:34:25 +0200199
200/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100201 * USB Gadget (DFU, UMS)
202 */
203#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200204#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100205#define DFU_DEFAULT_POLL_TIMEOUT 300
206
207/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300208#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
209#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100210#endif
211
212/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200213 * U-Boot environment
214 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100215#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700216#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100217#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200218
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800219/* Environment for SDMMC boot */
220#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700221#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
222#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800223#endif
224
Chin Liang See713e5b12016-02-24 16:50:22 +0800225/* Environment for QSPI boot */
226#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
227#define CONFIG_ENV_OFFSET 0x00100000
228#define CONFIG_ENV_SECT_SIZE (64 * 1024)
229#endif
230
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200231/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800232 * mtd partitioning for serial NOR flash
233 *
234 * device nor0 <ff705000.spi.0>, # parts = 6
235 * #: name size offset mask_flags
236 * 0: u-boot 0x00100000 0x00000000 0
237 * 1: env1 0x00040000 0x00100000 0
238 * 2: env2 0x00040000 0x00140000 0
239 * 3: UBI 0x03e80000 0x00180000 0
240 * 4: boot 0x00e80000 0x00180000 0
241 * 5: rootfs 0x01000000 0x01000000 0
242 *
243 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800244
245/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200246 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200247 *
248 * SRAM Memory layout:
249 *
250 * 0xFFFF_0000 ...... Start of SRAM
251 * 0xFFFF_xxxx ...... Top of stack (grows down)
252 * 0xFFFF_yyyy ...... Malloc area
253 * 0xFFFF_zzzz ...... Global Data
254 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200255 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200256#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800257#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200258
Marek Vasut1029caf2015-07-10 00:04:23 +0200259/* SPL SDMMC boot support */
260#ifdef CONFIG_SPL_MMC_SUPPORT
261#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200262#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700263#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
264#endif
265#else
266#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
267#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200268#endif
269#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200270
Marek Vasutcadf2f92015-07-21 07:50:03 +0200271/* SPL QSPI boot support */
272#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200273#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
274#endif
275
Marek Vasut7e442d92015-12-20 04:00:46 +0100276/* SPL NAND boot support */
277#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100278#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
279#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
280#endif
281
Dinh Nguyen757774a2015-03-30 17:01:12 -0500282/*
283 * Stack setup
284 */
285#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
286
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700287/* Extra Environment */
288#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700289
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100290#ifdef CONFIG_CMD_DHCP
291#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
292#else
293#define BOOT_TARGET_DEVICES_DHCP(func)
294#endif
295
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500296#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700297#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
298#else
299#define BOOT_TARGET_DEVICES_PXE(func)
300#endif
301
302#ifdef CONFIG_CMD_MMC
303#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
304#else
305#define BOOT_TARGET_DEVICES_MMC(func)
306#endif
307
308#define BOOT_TARGET_DEVICES(func) \
309 BOOT_TARGET_DEVICES_MMC(func) \
310 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100311 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700312
313#include <config_distro_bootcmd.h>
314
315#ifndef CONFIG_EXTRA_ENV_SETTINGS
316#define CONFIG_EXTRA_ENV_SETTINGS \
317 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
318 "bootm_size=0xa000000\0" \
319 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
320 "fdt_addr_r=0x02000000\0" \
321 "scriptaddr=0x02100000\0" \
322 "pxefile_addr_r=0x02200000\0" \
323 "ramdisk_addr_r=0x02300000\0" \
324 BOOTENV
325
326#endif
327#endif
328
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600329#endif /* __CONFIG_SOCFPGA_COMMON_H__ */