blob: cf1f2b188664e1e197287eacff8caef614a1c08c [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020015#define CONFIG_CLOCKS
16
Pavel Machek5e2d70a2014-09-08 14:08:45 +020017#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
18
19#define CONFIG_TIMESTAMP /* Print image info with timestamp */
20
Marek Vasut621ea082016-02-11 13:59:46 +010021/* add target to build it automatically upon "make" */
22#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
23
Pavel Machek5e2d70a2014-09-08 14:08:45 +020024/*
25 * Memory configurations
26 */
27#define CONFIG_NR_DRAM_BANKS 1
28#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010029#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020030#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
31#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080032#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020033#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020034#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080035#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
36#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
37#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
38#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020039#define CONFIG_SYS_INIT_SP_OFFSET \
40 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
41#define CONFIG_SYS_INIT_SP_ADDR \
42 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020043
44#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020045
46/*
47 * U-Boot general configurations
48 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020049#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020050 /* Print buffer size */
51#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
52#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
53 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020054
Marek Vasut4a065842015-12-05 20:08:21 +010055#ifndef CONFIG_SYS_HOSTNAME
56#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
57#endif
58
Pavel Machek5e2d70a2014-09-08 14:08:45 +020059/*
60 * Cache
61 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020062#define CONFIG_SYS_L2_PL310
63#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
64
65/*
Marek Vasutccc5c242014-09-27 01:18:29 +020066 * EPCS/EPCQx1 Serial Flash Controller
67 */
68#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020069#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020070/*
71 * The base address is configurable in QSys, each board must specify the
72 * base address based on it's particular FPGA configuration. Please note
73 * that the address here is incremented by 0x400 from the Base address
74 * selected in QSys, since the SPI registers are at offset +0x400.
75 * #define CONFIG_SYS_SPI_BASE 0xff240400
76 */
77#endif
78
79/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020080 * Ethernet on SoC (EMAC)
81 */
82#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020083#define CONFIG_DW_ALTDESCRIPTOR
84#define CONFIG_MII
Pavel Machek5e2d70a2014-09-08 14:08:45 +020085#endif
86
87/*
88 * FPGA Driver
89 */
90#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020091#define CONFIG_FPGA_COUNT 1
92#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080093
Pavel Machek5e2d70a2014-09-08 14:08:45 +020094/*
95 * L4 OSC1 Timer 0
96 */
97/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
98#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
99#define CONFIG_SYS_TIMER_COUNTS_DOWN
100#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
101#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
102#define CONFIG_SYS_TIMER_RATE 2400000
103#else
104#define CONFIG_SYS_TIMER_RATE 25000000
105#endif
106
107/*
108 * L4 Watchdog
109 */
110#ifdef CONFIG_HW_WATCHDOG
111#define CONFIG_DESIGNWARE_WATCHDOG
112#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
113#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300114#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200115#endif
116
117/*
118 * MMC Driver
119 */
120#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200121#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200122/* FIXME */
123/* using smaller max blk cnt to avoid flooding the limited stack we have */
124#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
125#endif
126
Stefan Roese9a468c02014-11-07 12:37:52 +0100127/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100128 * NAND Support
129 */
130#ifdef CONFIG_NAND_DENALI
131#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100132#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100133#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
134#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100135#endif
136
137/*
Stefan Roese623a5412014-10-30 09:33:13 +0100138 * I2C support
139 */
140#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100141#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
142#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
143#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
144#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
145/* Using standard mode which the speed up to 100Kb/s */
146#define CONFIG_SYS_I2C_SPEED 100000
147#define CONFIG_SYS_I2C_SPEED1 100000
148#define CONFIG_SYS_I2C_SPEED2 100000
149#define CONFIG_SYS_I2C_SPEED3 100000
150/* Address of device when used as slave */
151#define CONFIG_SYS_I2C_SLAVE 0x02
152#define CONFIG_SYS_I2C_SLAVE1 0x02
153#define CONFIG_SYS_I2C_SLAVE2 0x02
154#define CONFIG_SYS_I2C_SLAVE3 0x02
155#ifndef __ASSEMBLY__
156/* Clock supplied to I2C controller in unit of MHz */
157unsigned int cm_get_l4_sp_clk_hz(void);
158#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
159#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200160
161/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100162 * QSPI support
163 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100164/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200165#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100166#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200167#define CONFIG_MTD_DEVICE
168#define CONFIG_MTD_PARTITIONS
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200169#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100170/* QSPI reference clock */
171#ifndef __ASSEMBLY__
172unsigned int cm_get_qspi_controller_clk_hz(void);
173#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
174#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100175
Marek Vasutcabc3b42015-08-19 23:23:53 +0200176/*
177 * Designware SPI support
178 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100179
Stefan Roese9a468c02014-11-07 12:37:52 +0100180/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200181 * Serial Driver
182 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200183#define CONFIG_SYS_NS16550_SERIAL
184#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200185#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
186#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800187#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
188#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200189#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800190#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
191#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
192#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200193#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200194
195/*
Marek Vasut9f193122014-10-24 23:34:25 +0200196 * USB
197 */
Marek Vasut9f193122014-10-24 23:34:25 +0200198
199/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100200 * USB Gadget (DFU, UMS)
201 */
202#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200203#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100204#define DFU_DEFAULT_POLL_TIMEOUT 300
205
206/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300207#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
208#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100209#endif
210
211/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200212 * U-Boot environment
213 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100214#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700215#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100216#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200217
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800218/* Environment for SDMMC boot */
219#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700220#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
221#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800222#endif
223
Chin Liang See713e5b12016-02-24 16:50:22 +0800224/* Environment for QSPI boot */
225#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
226#define CONFIG_ENV_OFFSET 0x00100000
227#define CONFIG_ENV_SECT_SIZE (64 * 1024)
228#endif
229
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200230/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800231 * mtd partitioning for serial NOR flash
232 *
233 * device nor0 <ff705000.spi.0>, # parts = 6
234 * #: name size offset mask_flags
235 * 0: u-boot 0x00100000 0x00000000 0
236 * 1: env1 0x00040000 0x00100000 0
237 * 2: env2 0x00040000 0x00140000 0
238 * 3: UBI 0x03e80000 0x00180000 0
239 * 4: boot 0x00e80000 0x00180000 0
240 * 5: rootfs 0x01000000 0x01000000 0
241 *
242 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800243
244/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200245 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200246 *
247 * SRAM Memory layout:
248 *
249 * 0xFFFF_0000 ...... Start of SRAM
250 * 0xFFFF_xxxx ...... Top of stack (grows down)
251 * 0xFFFF_yyyy ...... Malloc area
252 * 0xFFFF_zzzz ...... Global Data
253 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200254 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200255#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800256#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200257
Marek Vasut1029caf2015-07-10 00:04:23 +0200258/* SPL SDMMC boot support */
259#ifdef CONFIG_SPL_MMC_SUPPORT
260#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200261#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700262#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
263#endif
264#else
265#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
266#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200267#endif
268#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200269
Marek Vasutcadf2f92015-07-21 07:50:03 +0200270/* SPL QSPI boot support */
271#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200272#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
273#endif
274
Marek Vasut7e442d92015-12-20 04:00:46 +0100275/* SPL NAND boot support */
276#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100277#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
278#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
279#endif
280
Dinh Nguyen757774a2015-03-30 17:01:12 -0500281/*
282 * Stack setup
283 */
284#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
285
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700286/* Extra Environment */
287#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700288
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100289#ifdef CONFIG_CMD_DHCP
290#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
291#else
292#define BOOT_TARGET_DEVICES_DHCP(func)
293#endif
294
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500295#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700296#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
297#else
298#define BOOT_TARGET_DEVICES_PXE(func)
299#endif
300
301#ifdef CONFIG_CMD_MMC
302#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
303#else
304#define BOOT_TARGET_DEVICES_MMC(func)
305#endif
306
307#define BOOT_TARGET_DEVICES(func) \
308 BOOT_TARGET_DEVICES_MMC(func) \
309 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100310 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700311
312#include <config_distro_bootcmd.h>
313
314#ifndef CONFIG_EXTRA_ENV_SETTINGS
315#define CONFIG_EXTRA_ENV_SETTINGS \
316 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
317 "bootm_size=0xa000000\0" \
318 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
319 "fdt_addr_r=0x02000000\0" \
320 "scriptaddr=0x02100000\0" \
321 "pxefile_addr_r=0x02200000\0" \
322 "ramdisk_addr_r=0x02300000\0" \
323 BOOTENV
324
325#endif
326#endif
327
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600328#endif /* __CONFIG_SOCFPGA_COMMON_H__ */