blob: cb67d539b1795ca023d9ee15e9effbc1d60ab078 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5e2d70a2014-09-08 14:08:45 +02004 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02007
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008/* Virtual target or real hardware */
9#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
10
Pavel Machek5e2d70a2014-09-08 14:08:45 +020011/*
12 * High level configuration
13 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014#define CONFIG_CLOCKS
15
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
17
18#define CONFIG_TIMESTAMP /* Print image info with timestamp */
19
Marek Vasut621ea082016-02-11 13:59:46 +010020/* add target to build it automatically upon "make" */
21#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
22
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023/*
24 * Memory configurations
25 */
26#define CONFIG_NR_DRAM_BANKS 1
27#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010028#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020029#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
30#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080031#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020032#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020033#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080034#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
35#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
36#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
37#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020038#define CONFIG_SYS_INIT_SP_ADDR \
Marek Vasutbb45f272018-04-26 22:23:05 +020039 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020040
41#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020042
43/*
44 * U-Boot general configurations
45 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020046#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020047 /* Print buffer size */
48#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
49#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
50 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020051
Marek Vasut4a065842015-12-05 20:08:21 +010052#ifndef CONFIG_SYS_HOSTNAME
53#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
54#endif
55
Pavel Machek5e2d70a2014-09-08 14:08:45 +020056/*
57 * Cache
58 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020059#define CONFIG_SYS_L2_PL310
60#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
61
62/*
Marek Vasutccc5c242014-09-27 01:18:29 +020063 * EPCS/EPCQx1 Serial Flash Controller
64 */
65#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020066#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020067/*
68 * The base address is configurable in QSys, each board must specify the
69 * base address based on it's particular FPGA configuration. Please note
70 * that the address here is incremented by 0x400 from the Base address
71 * selected in QSys, since the SPI registers are at offset +0x400.
72 * #define CONFIG_SYS_SPI_BASE 0xff240400
73 */
74#endif
75
76/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020077 * Ethernet on SoC (EMAC)
78 */
79#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020080#define CONFIG_DW_ALTDESCRIPTOR
81#define CONFIG_MII
Pavel Machek5e2d70a2014-09-08 14:08:45 +020082#endif
83
84/*
85 * FPGA Driver
86 */
87#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020088#define CONFIG_FPGA_COUNT 1
89#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080090
Pavel Machek5e2d70a2014-09-08 14:08:45 +020091/*
92 * L4 OSC1 Timer 0
93 */
94/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
95#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
96#define CONFIG_SYS_TIMER_COUNTS_DOWN
97#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
98#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
99#define CONFIG_SYS_TIMER_RATE 2400000
100#else
101#define CONFIG_SYS_TIMER_RATE 25000000
102#endif
103
104/*
105 * L4 Watchdog
106 */
107#ifdef CONFIG_HW_WATCHDOG
108#define CONFIG_DESIGNWARE_WATCHDOG
109#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
110#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300111#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200112#endif
113
114/*
115 * MMC Driver
116 */
117#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200118#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200119/* FIXME */
120/* using smaller max blk cnt to avoid flooding the limited stack we have */
121#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
122#endif
123
Stefan Roese9a468c02014-11-07 12:37:52 +0100124/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100125 * NAND Support
126 */
127#ifdef CONFIG_NAND_DENALI
128#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100129#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100130#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
131#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100132#endif
133
134/*
Stefan Roese623a5412014-10-30 09:33:13 +0100135 * I2C support
136 */
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500137#ifndef CONFIG_DM_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100138#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100139#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
140#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
141#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
142#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
143/* Using standard mode which the speed up to 100Kb/s */
144#define CONFIG_SYS_I2C_SPEED 100000
145#define CONFIG_SYS_I2C_SPEED1 100000
146#define CONFIG_SYS_I2C_SPEED2 100000
147#define CONFIG_SYS_I2C_SPEED3 100000
148/* Address of device when used as slave */
149#define CONFIG_SYS_I2C_SLAVE 0x02
150#define CONFIG_SYS_I2C_SLAVE1 0x02
151#define CONFIG_SYS_I2C_SLAVE2 0x02
152#define CONFIG_SYS_I2C_SLAVE3 0x02
153#ifndef __ASSEMBLY__
154/* Clock supplied to I2C controller in unit of MHz */
155unsigned int cm_get_l4_sp_clk_hz(void);
156#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
157#endif
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500158#endif /* CONFIG_DM_I2C */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200159
160/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100161 * QSPI support
162 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100163/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200164#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100165#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200166#define CONFIG_MTD_DEVICE
167#define CONFIG_MTD_PARTITIONS
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200168#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100169/* QSPI reference clock */
170#ifndef __ASSEMBLY__
171unsigned int cm_get_qspi_controller_clk_hz(void);
172#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
173#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100174
Marek Vasutcabc3b42015-08-19 23:23:53 +0200175/*
176 * Designware SPI support
177 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100178
Stefan Roese9a468c02014-11-07 12:37:52 +0100179/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200180 * Serial Driver
181 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200182#define CONFIG_SYS_NS16550_SERIAL
183#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200184#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
185#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800186#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
187#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200188#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800189#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
190#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
191#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200192#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200193
194/*
Marek Vasut9f193122014-10-24 23:34:25 +0200195 * USB
196 */
Marek Vasut9f193122014-10-24 23:34:25 +0200197
198/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100199 * USB Gadget (DFU, UMS)
200 */
201#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200202#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100203#define DFU_DEFAULT_POLL_TIMEOUT 300
204
205/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300206#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
207#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100208#endif
209
210/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200211 * U-Boot environment
212 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100213#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700214#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100215#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200216
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800217/* Environment for SDMMC boot */
218#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700219#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
220#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800221#endif
222
Chin Liang See713e5b12016-02-24 16:50:22 +0800223/* Environment for QSPI boot */
224#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
225#define CONFIG_ENV_OFFSET 0x00100000
226#define CONFIG_ENV_SECT_SIZE (64 * 1024)
227#endif
228
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200229/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800230 * mtd partitioning for serial NOR flash
231 *
232 * device nor0 <ff705000.spi.0>, # parts = 6
233 * #: name size offset mask_flags
234 * 0: u-boot 0x00100000 0x00000000 0
235 * 1: env1 0x00040000 0x00100000 0
236 * 2: env2 0x00040000 0x00140000 0
237 * 3: UBI 0x03e80000 0x00180000 0
238 * 4: boot 0x00e80000 0x00180000 0
239 * 5: rootfs 0x01000000 0x01000000 0
240 *
241 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800242
243/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200244 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200245 *
246 * SRAM Memory layout:
247 *
248 * 0xFFFF_0000 ...... Start of SRAM
249 * 0xFFFF_xxxx ...... Top of stack (grows down)
250 * 0xFFFF_yyyy ...... Malloc area
251 * 0xFFFF_zzzz ...... Global Data
252 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200253 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200254#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800255#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200256
Marek Vasut1029caf2015-07-10 00:04:23 +0200257/* SPL SDMMC boot support */
258#ifdef CONFIG_SPL_MMC_SUPPORT
259#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200260#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700261#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
262#endif
263#else
264#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
265#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200266#endif
267#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200268
Marek Vasutcadf2f92015-07-21 07:50:03 +0200269/* SPL QSPI boot support */
270#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200271#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
272#endif
273
Marek Vasut7e442d92015-12-20 04:00:46 +0100274/* SPL NAND boot support */
275#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100276#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
277#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
278#endif
279
Dinh Nguyen757774a2015-03-30 17:01:12 -0500280/*
281 * Stack setup
282 */
283#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
284
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700285/* Extra Environment */
286#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700287
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100288#ifdef CONFIG_CMD_DHCP
289#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
290#else
291#define BOOT_TARGET_DEVICES_DHCP(func)
292#endif
293
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500294#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700295#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
296#else
297#define BOOT_TARGET_DEVICES_PXE(func)
298#endif
299
300#ifdef CONFIG_CMD_MMC
301#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
302#else
303#define BOOT_TARGET_DEVICES_MMC(func)
304#endif
305
306#define BOOT_TARGET_DEVICES(func) \
307 BOOT_TARGET_DEVICES_MMC(func) \
308 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100309 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700310
311#include <config_distro_bootcmd.h>
312
313#ifndef CONFIG_EXTRA_ENV_SETTINGS
314#define CONFIG_EXTRA_ENV_SETTINGS \
315 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
316 "bootm_size=0xa000000\0" \
317 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
318 "fdt_addr_r=0x02000000\0" \
319 "scriptaddr=0x02100000\0" \
320 "pxefile_addr_r=0x02200000\0" \
321 "ramdisk_addr_r=0x02300000\0" \
322 BOOTENV
323
324#endif
325#endif
326
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600327#endif /* __CONFIG_SOCFPGA_COMMON_H__ */