blob: f9e2cdc1b3053402e5342cd426f7177ec1ffdec4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5e2d70a2014-09-08 14:08:45 +02004 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02007
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008/*
9 * High level configuration
10 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020011#define CONFIG_CLOCKS
12
Pavel Machek5e2d70a2014-09-08 14:08:45 +020013#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
14
15#define CONFIG_TIMESTAMP /* Print image info with timestamp */
16
17/*
18 * Memory configurations
19 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020020#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010021#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020022#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
23#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080024#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020026#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080027#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
28#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
29#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
30#endif
Stefan Roesead4105f2018-10-30 10:00:22 +010031
32/*
33 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
34 * SRAM as bootcounter storage. Make sure to not put the stack directly
35 * at this address to not overwrite the bootcounter by checking, if the
36 * bootcounter address is located in the internal SRAM.
37 */
38#if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
39 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
40 CONFIG_SYS_INIT_RAM_SIZE)))
41#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_BOOTCOUNT_ADDR
42#else
Marek Vasutffb8e7f2015-07-12 15:23:28 +020043#define CONFIG_SYS_INIT_SP_ADDR \
Marek Vasutbb45f272018-04-26 22:23:05 +020044 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Stefan Roesead4105f2018-10-30 10:00:22 +010045#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +020046
47#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020048
49/*
50 * U-Boot general configurations
51 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020052#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020053 /* Print buffer size */
54#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
55#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
56 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020057
Marek Vasut4a065842015-12-05 20:08:21 +010058#ifndef CONFIG_SYS_HOSTNAME
59#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
60#endif
61
Pavel Machek5e2d70a2014-09-08 14:08:45 +020062/*
63 * Cache
64 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020065#define CONFIG_SYS_L2_PL310
66#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
67
68/*
Marek Vasutccc5c242014-09-27 01:18:29 +020069 * EPCS/EPCQx1 Serial Flash Controller
70 */
71#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020072/*
73 * The base address is configurable in QSys, each board must specify the
74 * base address based on it's particular FPGA configuration. Please note
75 * that the address here is incremented by 0x400 from the Base address
76 * selected in QSys, since the SPI registers are at offset +0x400.
77 * #define CONFIG_SYS_SPI_BASE 0xff240400
78 */
79#endif
80
81/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020082 * Ethernet on SoC (EMAC)
83 */
Marek Vasut0d5abc92018-04-23 01:26:10 +020084#ifdef CONFIG_CMD_NET
Pavel Machek5e2d70a2014-09-08 14:08:45 +020085#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek5e2d70a2014-09-08 14:08:45 +020086#endif
87
88/*
89 * FPGA Driver
90 */
91#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020092#define CONFIG_FPGA_COUNT 1
93#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080094
Pavel Machek5e2d70a2014-09-08 14:08:45 +020095/*
96 * L4 OSC1 Timer 0
97 */
Marek Vasutaaa40e72018-08-18 16:00:31 +020098#ifndef CONFIG_TIMER
Pavel Machek5e2d70a2014-09-08 14:08:45 +020099/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
100#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
101#define CONFIG_SYS_TIMER_COUNTS_DOWN
102#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200103#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasutaaa40e72018-08-18 16:00:31 +0200104#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200105
106/*
107 * L4 Watchdog
108 */
109#ifdef CONFIG_HW_WATCHDOG
110#define CONFIG_DESIGNWARE_WATCHDOG
111#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
112#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300113#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200114#endif
115
116/*
117 * MMC Driver
118 */
119#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200120/* FIXME */
121/* using smaller max blk cnt to avoid flooding the limited stack we have */
122#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
123#endif
124
Stefan Roese9a468c02014-11-07 12:37:52 +0100125/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100126 * NAND Support
127 */
128#ifdef CONFIG_NAND_DENALI
129#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100130#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100131#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
132#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100133#endif
134
135/*
Stefan Roese623a5412014-10-30 09:33:13 +0100136 * I2C support
137 */
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500138#ifndef CONFIG_DM_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100139#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100140#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
141#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
142#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
143#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
144/* Using standard mode which the speed up to 100Kb/s */
145#define CONFIG_SYS_I2C_SPEED 100000
146#define CONFIG_SYS_I2C_SPEED1 100000
147#define CONFIG_SYS_I2C_SPEED2 100000
148#define CONFIG_SYS_I2C_SPEED3 100000
149/* Address of device when used as slave */
150#define CONFIG_SYS_I2C_SLAVE 0x02
151#define CONFIG_SYS_I2C_SLAVE1 0x02
152#define CONFIG_SYS_I2C_SLAVE2 0x02
153#define CONFIG_SYS_I2C_SLAVE3 0x02
154#ifndef __ASSEMBLY__
155/* Clock supplied to I2C controller in unit of MHz */
156unsigned int cm_get_l4_sp_clk_hz(void);
157#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
158#endif
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500159#endif /* CONFIG_DM_I2C */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200160
161/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100162 * QSPI support
163 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100164/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200165#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100166#define CONFIG_SPI_FLASH_MTD
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200167#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100168/* QSPI reference clock */
169#ifndef __ASSEMBLY__
170unsigned int cm_get_qspi_controller_clk_hz(void);
171#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
172#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100173
Marek Vasutcabc3b42015-08-19 23:23:53 +0200174/*
175 * Designware SPI support
176 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100177
Stefan Roese9a468c02014-11-07 12:37:52 +0100178/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200179 * Serial Driver
180 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200181#define CONFIG_SYS_NS16550_SERIAL
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200182
183/*
Marek Vasut9f193122014-10-24 23:34:25 +0200184 * USB
185 */
Marek Vasut9f193122014-10-24 23:34:25 +0200186
187/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100188 * USB Gadget (DFU, UMS)
189 */
190#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200191#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100192#define DFU_DEFAULT_POLL_TIMEOUT 300
193
194/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300195#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
196#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100197#endif
198
199/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200200 * U-Boot environment
201 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100202#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700203#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100204#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200205
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800206/* Environment for SDMMC boot */
207#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700208#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
209#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800210#endif
211
Chin Liang See713e5b12016-02-24 16:50:22 +0800212/* Environment for QSPI boot */
213#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
214#define CONFIG_ENV_OFFSET 0x00100000
215#define CONFIG_ENV_SECT_SIZE (64 * 1024)
216#endif
217
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200218/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800219 * mtd partitioning for serial NOR flash
220 *
221 * device nor0 <ff705000.spi.0>, # parts = 6
222 * #: name size offset mask_flags
223 * 0: u-boot 0x00100000 0x00000000 0
224 * 1: env1 0x00040000 0x00100000 0
225 * 2: env2 0x00040000 0x00140000 0
226 * 3: UBI 0x03e80000 0x00180000 0
227 * 4: boot 0x00e80000 0x00180000 0
228 * 5: rootfs 0x01000000 0x01000000 0
229 *
230 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800231
232/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200233 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200234 *
Tien Fong Chee200ae352017-12-05 15:58:04 +0800235 * SRAM Memory layout for gen 5:
Marek Vasutea0123c2014-10-16 12:25:40 +0200236 *
237 * 0xFFFF_0000 ...... Start of SRAM
238 * 0xFFFF_xxxx ...... Top of stack (grows down)
239 * 0xFFFF_yyyy ...... Malloc area
240 * 0xFFFF_zzzz ...... Global Data
241 * 0xFFFF_FF00 ...... End of SRAM
Tien Fong Chee200ae352017-12-05 15:58:04 +0800242 *
243 * SRAM Memory layout for Arria 10:
244 * 0xFFE0_0000 ...... Start of SRAM (bottom)
245 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
246 * 0xFFEy_yyyy ...... Global Data
247 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
248 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200249 */
Simon Goldschmidt376a8f82019-03-15 20:44:32 +0100250#ifndef CONFIG_SPL_TEXT_BASE
Marek Vasutea0123c2014-10-16 12:25:40 +0200251#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800252#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Simon Goldschmidt376a8f82019-03-15 20:44:32 +0100253#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200254
Tien Fong Chee200ae352017-12-05 15:58:04 +0800255#if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
256/* SPL memory allocation configuration, this is for FAT implementation */
257#ifndef CONFIG_SYS_SPL_MALLOC_START
258#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
259#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_SIZE - \
260 CONFIG_SYS_SPL_MALLOC_SIZE + \
261 CONFIG_SYS_INIT_RAM_ADDR)
262#endif
263#endif
264
Marek Vasut1029caf2015-07-10 00:04:23 +0200265/* SPL SDMMC boot support */
266#ifdef CONFIG_SPL_MMC_SUPPORT
Tien Fong Chee6091dd12019-01-23 14:20:05 +0800267#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Marek Vasut1029caf2015-07-10 00:04:23 +0200268#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700269#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
270#endif
271#else
272#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
273#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200274#endif
275#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200276
Marek Vasutcadf2f92015-07-21 07:50:03 +0200277/* SPL QSPI boot support */
278#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutb5c087b2018-05-08 18:44:43 +0200279#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Marek Vasutcadf2f92015-07-21 07:50:03 +0200280#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
Marek Vasutb5c087b2018-05-08 18:44:43 +0200281#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
282#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x100000
283#endif
Marek Vasutcadf2f92015-07-21 07:50:03 +0200284#endif
285
Marek Vasut7e442d92015-12-20 04:00:46 +0100286/* SPL NAND boot support */
287#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasutb5c087b2018-05-08 18:44:43 +0200288#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Marek Vasut7e442d92015-12-20 04:00:46 +0100289#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
Marek Vasutb5c087b2018-05-08 18:44:43 +0200290#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
291#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x100000
292#endif
Marek Vasut7e442d92015-12-20 04:00:46 +0100293#endif
294
Dinh Nguyen757774a2015-03-30 17:01:12 -0500295/*
296 * Stack setup
297 */
Tien Fong Chee200ae352017-12-05 15:58:04 +0800298#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Dinh Nguyen757774a2015-03-30 17:01:12 -0500299#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
Tien Fong Chee200ae352017-12-05 15:58:04 +0800300#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
301#define CONFIG_SPL_STACK CONFIG_SYS_SPL_MALLOC_START
302#endif
Dinh Nguyen757774a2015-03-30 17:01:12 -0500303
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700304/* Extra Environment */
305#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700306
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100307#ifdef CONFIG_CMD_DHCP
308#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
309#else
310#define BOOT_TARGET_DEVICES_DHCP(func)
311#endif
312
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500313#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700314#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
315#else
316#define BOOT_TARGET_DEVICES_PXE(func)
317#endif
318
319#ifdef CONFIG_CMD_MMC
320#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
321#else
322#define BOOT_TARGET_DEVICES_MMC(func)
323#endif
324
325#define BOOT_TARGET_DEVICES(func) \
326 BOOT_TARGET_DEVICES_MMC(func) \
327 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100328 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700329
330#include <config_distro_bootcmd.h>
331
332#ifndef CONFIG_EXTRA_ENV_SETTINGS
333#define CONFIG_EXTRA_ENV_SETTINGS \
334 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
335 "bootm_size=0xa000000\0" \
336 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
337 "fdt_addr_r=0x02000000\0" \
338 "scriptaddr=0x02100000\0" \
339 "pxefile_addr_r=0x02200000\0" \
340 "ramdisk_addr_r=0x02300000\0" \
Simon Goldschmidt0de397b2019-03-01 20:12:31 +0100341 "socfpga_legacy_reset_compat=1\0" \
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700342 BOOTENV
343
344#endif
345#endif
346
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600347#endif /* __CONFIG_SOCFPGA_COMMON_H__ */