blob: 340574a98526d1c1837a003ed19923d0e3de9908 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galafd83aa82008-07-25 13:31:05 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05004 */
5
6/*
7 * mpc8536ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galaa1c0a462010-05-21 04:14:49 -050015#include "../board/freescale/common/ics307_clk.h"
16
Wolfgang Denkdc25d152010-10-04 19:58:00 +020017#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080018#define CONFIG_RAMBOOT_SDCARD 1
Kumar Galae727a362011-01-12 02:48:53 -060019#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hua74e3952009-09-23 15:20:38 +080020#endif
21
Wolfgang Denkdc25d152010-10-04 19:58:00 +020022#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080023#define CONFIG_RAMBOOT_SPIFLASH 1
Kumar Galae727a362011-01-12 02:48:53 -060024#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020025#endif
26
Kumar Galae727a362011-01-12 02:48:53 -060027#ifndef CONFIG_RESET_VECTOR_ADDRESS
28#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
29#endif
30
Haiying Wang31b90122010-11-10 15:37:13 -050031#ifndef CONFIG_SYS_MONITOR_BASE
32#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
33#endif
34
Kumar Galafd83aa82008-07-25 13:31:05 -050035#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040036#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
37#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
38#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Galafd83aa82008-07-25 13:31:05 -050039#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000040#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala7738d5c2008-10-21 11:33:58 -050041#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050042
Kumar Galafd83aa82008-07-25 13:31:05 -050043
Kumar Galafd83aa82008-07-25 13:31:05 -050044#define CONFIG_ENV_OVERWRITE
45
Kumar Galaa1c0a462010-05-21 04:14:49 -050046#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
47#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050048#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050049
50/*
51 * These can be toggled for performance analysis, otherwise use default.
52 */
53#define CONFIG_L2_CACHE /* toggle L2 cache */
54#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050055
56#define CONFIG_ENABLE_36BIT_PHYS 1
57
Kumar Galaee1ca7e2009-07-30 15:54:07 -050058#ifdef CONFIG_PHYS_64BIT
59#define CONFIG_ADDR_MAP 1
60#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
61#endif
62
Kumar Galafd83aa82008-07-25 13:31:05 -050063/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +080064 * Config the L2 Cache as L2 SRAM
65 */
66#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
67#ifdef CONFIG_PHYS_64BIT
68#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
69#else
70#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
71#endif
72#define CONFIG_SYS_L2_SIZE (512 << 10)
73#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
74
Timur Tabid8f341c2011-08-04 18:03:41 -050075#define CONFIG_SYS_CCSRBAR 0xffe00000
76#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Galafd83aa82008-07-25 13:31:05 -050077
Kumar Gala842aa5b2011-11-09 09:10:49 -060078#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050079#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Huc2a6dca2009-09-23 15:20:37 +080080#endif
81
Kumar Galafd83aa82008-07-25 13:31:05 -050082/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -050083#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -050084#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
85#define CONFIG_DDR_SPD
Kumar Galafd83aa82008-07-25 13:31:05 -050086
Dave Liud3ca1242008-10-28 17:53:38 +080087#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -050088#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
89
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -050092
Kumar Galafd83aa82008-07-25 13:31:05 -050093#define CONFIG_DIMM_SLOTS_PER_CTLR 1
94#define CONFIG_CHIP_SELECTS_PER_CTRL 2
95
96/* I2C addresses of SPD EEPROMs */
97#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -050099
100/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800101#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800103#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_TIMING_3 0x00000000
105#define CONFIG_SYS_DDR_TIMING_0 0x00260802
106#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
107#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
108#define CONFIG_SYS_DDR_MODE_1 0x00480432
109#define CONFIG_SYS_DDR_MODE_2 0x00000000
110#define CONFIG_SYS_DDR_INTERVAL 0x06180100
111#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
112#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
113#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
114#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800115#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
119#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
120#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500121
Kumar Galafd83aa82008-07-25 13:31:05 -0500122/* Make sure required options are set */
123#ifndef CONFIG_SPD_EEPROM
124#error ("CONFIG_SPD_EEPROM is required")
125#endif
126
127#undef CONFIG_CLOCKS_IN_MHZ
128
Kumar Galafd83aa82008-07-25 13:31:05 -0500129/*
130 * Memory map -- xxx -this is wrong, needs updating
131 *
132 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
133 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
134 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
135 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
136 *
137 * Localbus cacheable (TBD)
138 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
139 *
140 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500141 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500142 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500143 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500144 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
145 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
146 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
147 */
148
149/*
150 * Local Bus Definitions
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500153#ifdef CONFIG_PHYS_64BIT
154#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
155#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600156#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500157#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500158
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800159#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000160 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800161#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500162
Mingkai Hu90975312009-09-23 15:19:32 +0800163#define CONFIG_SYS_BR1_PRELIM \
164 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
165 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600166#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500167
Mingkai Hu90975312009-09-23 15:19:32 +0800168#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
169 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500171#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
172
Mingkai Hu90975312009-09-23 15:19:32 +0800173#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800176#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
177#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500178
Masahiro Yamada0c5b8eb2014-06-04 10:26:50 +0900179#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800180#define CONFIG_SYS_RAMBOOT
181#else
182#undef CONFIG_SYS_RAMBOOT
183#endif
184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_EMPTY_INFO
186#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500187
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000188#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Galafd83aa82008-07-25 13:31:05 -0500189#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
190#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500191#ifdef CONFIG_PHYS_64BIT
192#define PIXIS_BASE_PHYS 0xfffdf0000ull
193#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600194#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500195#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500196
Kumar Gala0f492b42008-12-02 14:19:33 -0600197#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800198#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500199
200#define PIXIS_ID 0x0 /* Board ID at offset 0 */
201#define PIXIS_VER 0x1 /* Board version at offset 1 */
202#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
203#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
204#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
205#define PIXIS_PWR 0x5 /* PIXIS Power status register */
206#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
207#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
208#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
209#define PIXIS_VCTL 0x10 /* VELA Control Register */
210#define PIXIS_VSTAT 0x11 /* VELA Status Register */
211#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
212#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
213#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
214#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500215#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
216#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
217#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
218#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
219#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
220#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
221#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500222#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
223#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
224#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
225#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
226#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
227#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
228#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
229#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
230#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
231#define PIXIS_VWATCH 0x24 /* Watchdog Register */
232#define PIXIS_LED 0x25 /* LED Register */
233
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800234#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
235
Kumar Galafd83aa82008-07-25 13:31:05 -0500236/* old pixis referenced names */
237#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
238#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock3cde72b2011-02-25 16:20:11 -0600239#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Galafd83aa82008-07-25 13:31:05 -0500240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_RAM_LOCK 1
242#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200243#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500244
Mingkai Hu90975312009-09-23 15:19:32 +0800245#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200246 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500248
Mingkai Hu90975312009-09-23 15:19:32 +0800249#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
250#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500251
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800252#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500253#define CONFIG_SYS_NAND_BASE 0xffa00000
254#ifdef CONFIG_PHYS_64BIT
255#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
256#else
257#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
258#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800259#else
260#define CONFIG_SYS_NAND_BASE 0xfff00000
261#ifdef CONFIG_PHYS_64BIT
262#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
263#else
264#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
265#endif
266#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500267#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
268 CONFIG_SYS_NAND_BASE + 0x40000, \
269 CONFIG_SYS_NAND_BASE + 0x80000, \
270 CONFIG_SYS_NAND_BASE + 0xC0000}
271#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500272#define CONFIG_NAND_FSL_ELBC 1
273#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
274
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800275/* NAND boot: 4K NAND loader config */
276#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangafdc3f52014-02-13 09:03:02 +0800277#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800278#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
279#define CONFIG_SYS_NAND_U_BOOT_START \
280 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
281#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
282#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
283#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
284
Jason Jin3a1e04f2008-10-31 05:07:04 -0500285/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500286#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800287 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
288 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
289 | BR_PS_8 /* Port Size = 8 bit */ \
290 | BR_MS_FCM /* MSEL = FCM */ \
291 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500292#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu90975312009-09-23 15:19:32 +0800293 | OR_FCM_PGS /* Large Page*/ \
294 | OR_FCM_CSCT \
295 | OR_FCM_CST \
296 | OR_FCM_CHT \
297 | OR_FCM_SCY_1 \
298 | OR_FCM_TRLX \
299 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500300
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800301#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
302#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500303#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
304#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500305
Mingkai Hu90975312009-09-23 15:19:32 +0800306#define CONFIG_SYS_BR4_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000307 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800308 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
309 | BR_PS_8 /* Port Size = 8 bit */ \
310 | BR_MS_FCM /* MSEL = FCM */ \
311 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500312#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800313#define CONFIG_SYS_BR5_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000314 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800315 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
316 | BR_PS_8 /* Port Size = 8 bit */ \
317 | BR_MS_FCM /* MSEL = FCM */ \
318 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500319#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500320
Mingkai Hu90975312009-09-23 15:19:32 +0800321#define CONFIG_SYS_BR6_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000322 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800323 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
324 | BR_PS_8 /* Port Size = 8 bit */ \
325 | BR_MS_FCM /* MSEL = FCM */ \
326 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500327#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500328
Kumar Galafd83aa82008-07-25 13:31:05 -0500329/* Serial Port - controlled on board with jumper J8
330 * open - index 2
331 * shorted - index 1
332 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_NS16550_SERIAL
334#define CONFIG_SYS_NS16550_REG_SIZE 1
335#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500336#ifdef CONFIG_NAND_SPL
337#define CONFIG_NS16550_MIN_FUNCTIONS
338#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500341 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
342
Mingkai Hu90975312009-09-23 15:19:32 +0800343#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
344#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500345
Kumar Galafd83aa82008-07-25 13:31:05 -0500346/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500347 * I2C
348 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200349#define CONFIG_SYS_I2C
350#define CONFIG_SYS_I2C_FSL
351#define CONFIG_SYS_FSL_I2C_SPEED 400000
352#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
353#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
354#define CONFIG_SYS_FSL_I2C2_SPEED 400000
355#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
356#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
357#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Galafd83aa82008-07-25 13:31:05 -0500358
359/*
360 * I2C2 EEPROM
361 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200362#define CONFIG_ID_EEPROM
363#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500365#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
367#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
368#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500369
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700370/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500371 * General PCI
372 * Memory space is mapped 1-1, but I/O space must start from 0.
373 */
374
Kumar Galaef43b6e2008-12-02 16:08:39 -0600375#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
378#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
379#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600380#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
381#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500382#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500384#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
385#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
386#ifdef CONFIG_PHYS_64BIT
387#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
388#else
389#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
390#endif
391#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500392
393/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600394#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600395#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500396#ifdef CONFIG_PHYS_64BIT
397#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
398#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
399#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600400#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600401#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500402#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600404#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500405#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
406#ifdef CONFIG_PHYS_64BIT
407#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
408#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500410#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500412
413/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600414#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600415#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
418#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
419#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600420#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600421#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500422#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600424#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500425#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
428#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500430#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500432
433/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600434#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600435#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
438#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
439#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600440#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600441#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500442#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600444#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500445#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
446#ifdef CONFIG_PHYS_64BIT
447#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
448#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200449#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500450#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200451#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500452
453#if defined(CONFIG_PCI)
Kumar Galafd83aa82008-07-25 13:31:05 -0500454/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600455#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500456
457/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600458/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500459
460/* video */
Kumar Galafd83aa82008-07-25 13:31:05 -0500461
462#if defined(CONFIG_VIDEO)
463#define CONFIG_BIOSEMU
Kumar Galafd83aa82008-07-25 13:31:05 -0500464#define CONFIG_ATI_RADEON_FB
465#define CONFIG_VIDEO_LOGO
Kumar Gala60ff4642008-12-02 16:08:40 -0600466#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500467#endif
468
469#undef CONFIG_EEPRO100
470#undef CONFIG_TULIP
Kumar Galafd83aa82008-07-25 13:31:05 -0500471
Kumar Galafd83aa82008-07-25 13:31:05 -0500472#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600473 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
474 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500475 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
476#endif
477
478#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
479
480#endif /* CONFIG_PCI */
481
482/* SATA */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500484#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
486#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500487#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
489#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500490
491#ifdef CONFIG_FSL_SATA
492#define CONFIG_LBA48
Kumar Galafd83aa82008-07-25 13:31:05 -0500493#endif
494
495#if defined(CONFIG_TSEC_ENET)
496
Kumar Galafd83aa82008-07-25 13:31:05 -0500497#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
498#define CONFIG_TSEC1 1
499#define CONFIG_TSEC1_NAME "eTSEC1"
500#define CONFIG_TSEC3 1
501#define CONFIG_TSEC3_NAME "eTSEC3"
502
Jason Jin21181fd2008-10-10 11:41:00 +0800503#define CONFIG_FSL_SGMII_RISER 1
504#define SGMII_RISER_PHY_OFFSET 0x1c
505
Kumar Galafd83aa82008-07-25 13:31:05 -0500506#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
507#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
508
509#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
510#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
511
512#define TSEC1_PHYIDX 0
513#define TSEC3_PHYIDX 0
514
515#define CONFIG_ETHPRIME "eTSEC1"
516
Kumar Galafd83aa82008-07-25 13:31:05 -0500517#endif /* CONFIG_TSEC_ENET */
518
519/*
520 * Environment
521 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800522
523#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada0c5b8eb2014-06-04 10:26:50 +0900524#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700525#elif defined(CONFIG_RAMBOOT_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000526#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700527#define CONFIG_SYS_MMC_ENV_DEV 0
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800528#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500529#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500530
531#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200532#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500533
Kumar Galafd83aa82008-07-25 13:31:05 -0500534#undef CONFIG_WATCHDOG /* watchdog disabled */
535
Andy Fleming6843a6e2008-10-30 16:51:33 -0500536#ifdef CONFIG_MMC
Andy Fleming6843a6e2008-10-30 16:51:33 -0500537#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Fanzc6f976fe2011-10-03 12:18:42 -0700538#endif
539
540/*
541 * USB
542 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000543#define CONFIG_HAS_FSL_MPH_USB
544#ifdef CONFIG_HAS_FSL_MPH_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400545#ifdef CONFIG_USB_EHCI_HCD
Fanzc6f976fe2011-10-03 12:18:42 -0700546#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
547#define CONFIG_USB_EHCI_FSL
Fanzc6f976fe2011-10-03 12:18:42 -0700548#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000549#endif
Fanzc6f976fe2011-10-03 12:18:42 -0700550
Kumar Galafd83aa82008-07-25 13:31:05 -0500551/*
552 * Miscellaneous configurable options
553 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200554#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galafd83aa82008-07-25 13:31:05 -0500555
556/*
557 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500558 * have to be in the first 64 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500559 * the maximum mapped by the Linux kernel during initialization.
560 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500561#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
562#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500563
Kumar Galafd83aa82008-07-25 13:31:05 -0500564#if defined(CONFIG_CMD_KGDB)
565#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galafd83aa82008-07-25 13:31:05 -0500566#endif
567
568/*
569 * Environment Configuration
570 */
571
572/* The mac addresses for all ethernet interface */
573#if defined(CONFIG_TSEC_ENET)
574#define CONFIG_HAS_ETH0
Kumar Galafd83aa82008-07-25 13:31:05 -0500575#define CONFIG_HAS_ETH1
Kumar Galafd83aa82008-07-25 13:31:05 -0500576#define CONFIG_HAS_ETH2
Kumar Galafd83aa82008-07-25 13:31:05 -0500577#define CONFIG_HAS_ETH3
Kumar Galafd83aa82008-07-25 13:31:05 -0500578#endif
579
580#define CONFIG_IPADDR 192.168.1.254
581
Mario Six790d8442018-03-28 14:38:20 +0200582#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000583#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000584#define CONFIG_BOOTFILE "uImage"
Mingkai Hu90975312009-09-23 15:19:32 +0800585#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500586
587#define CONFIG_SERVERIP 192.168.1.1
588#define CONFIG_GATEWAYIP 192.168.1.1
589#define CONFIG_NETMASK 255.255.255.0
590
591/* default location for tftp and bootm */
592#define CONFIG_LOADADDR 1000000
593
Kumar Galafd83aa82008-07-25 13:31:05 -0500594#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200595"netdev=eth0\0" \
596"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
597"tftpflash=tftpboot $loadaddr $uboot; " \
598 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
599 " +$filesize; " \
600 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
601 " +$filesize; " \
602 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
603 " $filesize; " \
604 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
605 " +$filesize; " \
606 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
607 " $filesize\0" \
608"consoledev=ttyS0\0" \
609"ramdiskaddr=2000000\0" \
610"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500611"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200612"fdtfile=8536ds/mpc8536ds.dtb\0" \
613"bdev=sda3\0" \
614"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500615
616#define CONFIG_HDBOOT \
617 "setenv bootargs root=/dev/$bdev rw " \
618 "console=$consoledev,$baudrate $othbootargs;" \
619 "tftp $loadaddr $bootfile;" \
620 "tftp $fdtaddr $fdtfile;" \
621 "bootm $loadaddr - $fdtaddr"
622
623#define CONFIG_NFSBOOTCOMMAND \
624 "setenv bootargs root=/dev/nfs rw " \
625 "nfsroot=$serverip:$rootpath " \
626 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
627 "console=$consoledev,$baudrate $othbootargs;" \
628 "tftp $loadaddr $bootfile;" \
629 "tftp $fdtaddr $fdtfile;" \
630 "bootm $loadaddr - $fdtaddr"
631
632#define CONFIG_RAMBOOTCOMMAND \
633 "setenv bootargs root=/dev/ram rw " \
634 "console=$consoledev,$baudrate $othbootargs;" \
635 "tftp $ramdiskaddr $ramdiskfile;" \
636 "tftp $loadaddr $bootfile;" \
637 "tftp $fdtaddr $fdtfile;" \
638 "bootm $loadaddr $ramdiskaddr $fdtaddr"
639
640#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
641
642#endif /* __CONFIG_H */