blob: d491e2ad5a521d80055bd3e5aaf123a39492efeb [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Galaeb453df2010-04-20 10:21:25 -05002 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050033#include <sata.h>
wdenk9c53f402003-10-15 23:53:47 +000034#include <asm/io.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060035#include <asm/mmu.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060036#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050037#include <asm/fsl_serdes.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060038#include "mp.h"
wdenk9c53f402003-10-15 23:53:47 +000039
Wolfgang Denk6405a152006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Kumar Galacd777282008-08-12 11:14:19 -050042#ifdef CONFIG_MPC8536
43extern void fsl_serdes_init(void);
44#endif
45
Andy Flemingee0e9172007-08-14 00:14:25 -050046#ifdef CONFIG_QE
47extern qe_iop_conf_t qe_iop_conf_tab[];
48extern void qe_config_iopin(u8 port, u8 pin, int dir,
49 int open_drain, int assign);
50extern void qe_init(uint qe_base);
51extern void qe_reset(void);
52
53static void config_qe_ioports(void)
54{
55 u8 port, pin;
56 int dir, open_drain, assign;
57 int i;
58
59 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
60 port = qe_iop_conf_tab[i].port;
61 pin = qe_iop_conf_tab[i].pin;
62 dir = qe_iop_conf_tab[i].dir;
63 open_drain = qe_iop_conf_tab[i].open_drain;
64 assign = qe_iop_conf_tab[i].assign;
65 qe_config_iopin(port, pin, dir, open_drain, assign);
66 }
67}
68#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -050069
Jon Loeligerf5ad3782005-07-23 10:37:35 -050070#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -060071void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +000072{
73 int portnum;
74
75 for (portnum = 0; portnum < 4; portnum++) {
76 uint pmsk = 0,
77 ppar = 0,
78 psor = 0,
79 pdir = 0,
80 podr = 0,
81 pdat = 0;
82 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
83 iop_conf_t *eiopc = iopc + 32;
84 uint msk = 1;
85
86 /*
87 * NOTE:
88 * index 0 refers to pin 31,
89 * index 31 refers to pin 0
90 */
91 while (iopc < eiopc) {
92 if (iopc->conf) {
93 pmsk |= msk;
94 if (iopc->ppar)
95 ppar |= msk;
96 if (iopc->psor)
97 psor |= msk;
98 if (iopc->pdir)
99 pdir |= msk;
100 if (iopc->podr)
101 podr |= msk;
102 if (iopc->pdat)
103 pdat |= msk;
104 }
105
106 msk <<= 1;
107 iopc++;
108 }
109
110 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600111 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000112 uint tpmsk = ~pmsk;
113
114 /*
115 * the (somewhat confused) paragraph at the
116 * bottom of page 35-5 warns that there might
117 * be "unknown behaviour" when programming
118 * PSORx and PDIRx, if PPARx = 1, so I
119 * decided this meant I had to disable the
120 * dedicated function first, and enable it
121 * last.
122 */
123 iop->ppar &= tpmsk;
124 iop->psor = (iop->psor & tpmsk) | psor;
125 iop->podr = (iop->podr & tpmsk) | podr;
126 iop->pdat = (iop->pdat & tpmsk) | pdat;
127 iop->pdir = (iop->pdir & tpmsk) | pdir;
128 iop->ppar |= ppar;
129 }
130 }
131}
132#endif
133
134/*
135 * Breathe some life into the CPU...
136 *
137 * Set up the memory map
138 * initialize a bunch of registers
139 */
140
Kumar Gala24f86a82009-09-17 01:52:37 -0500141#ifdef CONFIG_FSL_CORENET
142static void corenet_tb_init(void)
143{
144 volatile ccsr_rcpm_t *rcpm =
145 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
146 volatile ccsr_pic_t *pic =
147 (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
148 u32 whoami = in_be32(&pic->whoami);
149
150 /* Enable the timebase register for this core */
151 out_be32(&rcpm->ctbenrl, (1 << whoami));
152}
153#endif
154
wdenk9c53f402003-10-15 23:53:47 +0000155void cpu_init_f (void)
156{
wdenk9c53f402003-10-15 23:53:47 +0000157 extern void m8560_cpm_reset (void);
Peter Tyser30103c62008-11-11 10:17:10 -0600158#ifdef CONFIG_MPC8548
159 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
160 uint svr = get_svr();
161
162 /*
163 * CPU2 errata workaround: A core hang possible while executing
164 * a msync instruction and a snoopable transaction from an I/O
165 * master tagged to make quick forward progress is present.
166 * Fixed in silicon rev 2.1.
167 */
168 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
169 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
170#endif
wdenk9c53f402003-10-15 23:53:47 +0000171
Kumar Gala9772ee72008-01-16 22:38:34 -0600172 disable_tlb(14);
173 disable_tlb(15);
174
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500175#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000177#endif
178
Becky Bruce0d4cee12010-06-17 11:37:20 -0500179 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000180
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500181#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000182 m8560_cpm_reset();
183#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500184#ifdef CONFIG_QE
185 /* Config QE ioports */
186 config_qe_ioports();
187#endif
Kumar Galacd777282008-08-12 11:14:19 -0500188#if defined(CONFIG_MPC8536)
189 fsl_serdes_init();
190#endif
Peter Tysera9af1dc2009-06-30 17:15:47 -0500191#if defined(CONFIG_FSL_DMA)
192 dma_init();
193#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500194#ifdef CONFIG_FSL_CORENET
195 corenet_tb_init();
196#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600197 init_used_tlb_cams();
wdenk9c53f402003-10-15 23:53:47 +0000198}
199
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500200
wdenk9c53f402003-10-15 23:53:47 +0000201/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500202 * Initialize L2 as cache.
203 *
204 * The newer 8548, etc, parts have twice as much cache, but
205 * use the same bit-encoding as the older 8555, etc, parts.
206 *
wdenk9c53f402003-10-15 23:53:47 +0000207 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500208
209int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000210{
Lan Chunhee0ef7322010-04-21 07:40:50 -0500211#ifdef CONFIG_SYS_LBC_LCRR
Becky Bruce0d4cee12010-06-17 11:37:20 -0500212 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500213#endif
214
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200215 puts ("L2: ");
216
wdenk9c53f402003-10-15 23:53:47 +0000217#if defined(CONFIG_L2_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500219 volatile uint cache_ctl;
220 uint svr, ver;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500221 uint l2srbar;
Kumar Gala20119972008-07-14 14:07:00 -0500222 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500223
224 svr = get_svr();
Kumar Gala1f109fd2008-04-08 10:45:50 -0500225 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000226
227 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800229
230#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
231 if (cache_ctl & MPC85xx_L2CTL_L2E) {
232 /* Clear L2 SRAM memory-mapped base address */
233 out_be32(&l2cache->l2srbar0, 0x0);
234 out_be32(&l2cache->l2srbar1, 0x0);
235
236 /* set MBECCDIS=0, SBECCDIS=0 */
237 clrbits_be32(&l2cache->l2errdis,
238 (MPC85xx_L2ERRDIS_MBECC |
239 MPC85xx_L2ERRDIS_SBECC));
240
241 /* set L2E=0, L2SRAM=0 */
242 clrbits_be32(&l2cache->l2ctl,
243 (MPC85xx_L2CTL_L2E |
244 MPC85xx_L2CTL_L2SRAM_ENTIRE));
245 }
246#endif
247
Kumar Gala20119972008-07-14 14:07:00 -0500248 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500249
Kumar Gala20119972008-07-14 14:07:00 -0500250 switch (l2siz_field) {
251 case 0x0:
252 printf(" unknown size (0x%08x)\n", cache_ctl);
253 return -1;
254 break;
255 case 0x1:
256 if (ver == SVR_8540 || ver == SVR_8560 ||
257 ver == SVR_8541 || ver == SVR_8541_E ||
258 ver == SVR_8555 || ver == SVR_8555_E) {
259 puts("128 KB ");
260 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
261 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500262 } else {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200263 puts("256 KB ");
Kumar Gala20119972008-07-14 14:07:00 -0500264 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
265 }
266 break;
267 case 0x2:
268 if (ver == SVR_8540 || ver == SVR_8560 ||
269 ver == SVR_8541 || ver == SVR_8541_E ||
270 ver == SVR_8555 || ver == SVR_8555_E) {
271 puts("256 KB ");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500272 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
273 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500274 } else {
275 puts ("512 KB ");
276 /* set L2E=1, L2I=1, & L2SRAM=0 */
277 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500278 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500279 break;
Kumar Gala20119972008-07-14 14:07:00 -0500280 case 0x3:
281 puts("1024 KB ");
282 /* set L2E=1, L2I=1, & L2SRAM=0 */
283 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500284 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500285 }
286
Mingkai Hud2088e02009-08-18 15:37:15 +0800287 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200288 puts("already enabled");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500289 l2srbar = l2cache->l2srbar0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#ifdef CONFIG_SYS_INIT_L2_ADDR
Mingkai Hud2088e02009-08-18 15:37:15 +0800291 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
292 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500294 l2cache->l2srbar0 = l2srbar;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295 printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500296 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500298 puts("\n");
299 } else {
300 asm("msync;isync");
301 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
302 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200303 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500304 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500305#elif defined(CONFIG_BACKSIDE_L2_CACHE)
306 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
307
308 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500309 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
310 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500311 ;
312
Kumar Gala8d2817c2009-03-19 02:53:01 -0500313#ifdef CONFIG_SYS_CACHE_STASHING
314 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
315 mtspr(SPRN_L2CSR1, (32 + 1));
316#endif
317
Kumar Galae56f2c52009-03-19 09:16:10 -0500318 /* enable the cache */
319 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
320
Dave Liu17218192009-10-22 00:10:23 -0500321 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
322 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
323 ;
Kumar Galae56f2c52009-03-19 09:16:10 -0500324 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
Dave Liu17218192009-10-22 00:10:23 -0500325 }
wdenk9c53f402003-10-15 23:53:47 +0000326#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200327 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000328#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500329#ifdef CONFIG_QE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Andy Flemingee0e9172007-08-14 00:14:25 -0500331 qe_init(qe_base);
332 qe_reset();
333#endif
wdenk9c53f402003-10-15 23:53:47 +0000334
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600335#if defined(CONFIG_MP)
336 setup_mp();
337#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500338
339#ifdef CONFIG_SYS_LBC_LCRR
340 /*
341 * Modify the CLKDIV field of LCRR register to improve the writing
342 * speed for NOR flash.
343 */
344 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
345 __raw_readl(&lbc->lcrr);
346 isync();
347#endif
348
wdenk9c53f402003-10-15 23:53:47 +0000349 return 0;
350}
Kumar Galac24a9052009-08-14 13:37:54 -0500351
352extern void setup_ivors(void);
353
354void arch_preboot_os(void)
355{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500356 u32 msr;
357
358 /*
359 * We are changing interrupt offsets and are about to boot the OS so
360 * we need to make sure we disable all async interrupts. EE is already
361 * disabled by the time we get called.
362 */
363 msr = mfmsr();
364 msr &= ~(MSR_ME|MSR_CE|MSR_DE);
365 mtmsr(msr);
366
Kumar Galac24a9052009-08-14 13:37:54 -0500367 setup_ivors();
368}
Kumar Galaeb453df2010-04-20 10:21:25 -0500369
370#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
371int sata_initialize(void)
372{
373 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
374 return __sata_initialize();
375
376 return 1;
377}
378#endif