blob: 964824b4e13b2f86ad1b08e4243ffad708c8c608 [file] [log] [blame]
Masahiro Yamada144a3e02015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Glassf2a89462016-09-12 23:18:41 -06003config SPL_LIBCOMMON_SUPPORT
4 default y
5
Simon Glassf6de2572016-09-12 23:18:42 -06006config SPL_LIBDISK_SUPPORT
7 default y
8
Simon Glassb16c92c2016-09-12 23:18:43 -06009config SPL_LIBGENERIC_SUPPORT
10 default y
11
Simon Glassbd58f1d2016-09-12 23:18:44 -060012config SPL_MMC_SUPPORT
13 default y if DM_MMC
14
Simon Glassd5a307a2016-09-12 23:18:48 -060015config SPL_NAND_SUPPORT
16 default y if SPL_NAND_DENALI
17
Simon Glasse076d6f2016-09-12 23:18:56 -060018config SPL_SERIAL_SUPPORT
19 default y
20
Simon Glass219d6122016-09-12 23:18:57 -060021config SPL_SPI_FLASH_SUPPORT
Simon Glassb24fdca2016-09-12 23:18:58 -060022 default y if SPL_SPI_SUPPORT
23
24config SPL_SPI_SUPPORT
Simon Glass219d6122016-09-12 23:18:57 -060025 default y if DM_SPI
26
Marek Vasut822e7952015-08-02 21:57:57 +020027config TARGET_SOCFPGA_ARRIA5
28 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060029 select TARGET_SOCFPGA_GEN5
Marek Vasut822e7952015-08-02 21:57:57 +020030
31config TARGET_SOCFPGA_CYCLONE5
32 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060033 select TARGET_SOCFPGA_GEN5
34
35config TARGET_SOCFPGA_GEN5
36 bool
Marek Vasut822e7952015-08-02 21:57:57 +020037
Masahiro Yamada144a3e02015-04-21 20:38:20 +090038choice
39 prompt "Altera SOCFPGA board select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050040 optional
Masahiro Yamada144a3e02015-04-21 20:38:20 +090041
Marek Vasut822e7952015-08-02 21:57:57 +020042config TARGET_SOCFPGA_ARRIA5_SOCDK
43 bool "Altera SOCFPGA SoCDK (Arria V)"
44 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada144a3e02015-04-21 20:38:20 +090045
Marek Vasut822e7952015-08-02 21:57:57 +020046config TARGET_SOCFPGA_CYCLONE5_SOCDK
47 bool "Altera SOCFPGA SoCDK (Cyclone V)"
48 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada144a3e02015-04-21 20:38:20 +090049
Marek Vasut8e8b62a2015-08-03 01:37:28 +020050config TARGET_SOCFPGA_DENX_MCVEVK
51 bool "DENX MCVEVK (Cyclone V)"
52 select TARGET_SOCFPGA_CYCLONE5
53
Marek Vasut567356a2015-11-23 17:06:27 +010054config TARGET_SOCFPGA_EBV_SOCRATES
55 bool "EBV SoCrates (Cyclone V)"
56 select TARGET_SOCFPGA_CYCLONE5
57
Pavel Machek9802e872016-06-07 12:37:23 +020058config TARGET_SOCFPGA_IS1
59 bool "IS1 (Cyclone V)"
60 select TARGET_SOCFPGA_CYCLONE5
61
Marek Vasutba2ade92015-12-01 18:09:52 +010062config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
63 bool "samtec VIN|ING FPGA (Cyclone V)"
64 select TARGET_SOCFPGA_CYCLONE5
65
Marek Vasut2e717ec2016-06-08 02:57:05 +020066config TARGET_SOCFPGA_SR1500
67 bool "SR1500 (Cyclone V)"
68 select TARGET_SOCFPGA_CYCLONE5
69
Dinh Nguyenc3364da2015-09-01 17:41:52 -050070config TARGET_SOCFPGA_TERASIC_DE0_NANO
71 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
72 select TARGET_SOCFPGA_CYCLONE5
73
Marek Vasutb415bad2015-06-21 17:28:53 +020074config TARGET_SOCFPGA_TERASIC_SOCKIT
75 bool "Terasic SoCkit (Cyclone V)"
76 select TARGET_SOCFPGA_CYCLONE5
77
Masahiro Yamada144a3e02015-04-21 20:38:20 +090078endchoice
79
80config SYS_BOARD
Marek Vasut3f4c5612015-08-10 21:24:53 +020081 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
82 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyenc3364da2015-09-01 17:41:52 -050083 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Pavel Machek9802e872016-06-07 12:37:23 +020084 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasut8e8b62a2015-08-03 01:37:28 +020085 default "mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasutb415bad2015-06-21 17:28:53 +020086 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +010087 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010088 default "sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasutba2ade92015-12-01 18:09:52 +010089 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +090090
91config SYS_VENDOR
Marek Vasut822e7952015-08-02 21:57:57 +020092 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
93 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut8e8b62a2015-08-03 01:37:28 +020094 default "denx" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut567356a2015-11-23 17:06:27 +010095 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasutba2ade92015-12-01 18:09:52 +010096 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyenc3364da2015-09-01 17:41:52 -050097 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Marek Vasutb415bad2015-06-21 17:28:53 +020098 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada144a3e02015-04-21 20:38:20 +090099
100config SYS_SOC
101 default "socfpga"
102
103config SYS_CONFIG_NAME
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500104 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
105 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500106 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Pavel Machek9802e872016-06-07 12:37:23 +0200107 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasut8e8b62a2015-08-03 01:37:28 +0200108 default "socfpga_mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasutb415bad2015-06-21 17:28:53 +0200109 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100110 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100111 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasutba2ade92015-12-01 18:09:52 +0100112 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900113
114endif