blob: 28bb1d740142aabd0f7bfe10c675497fd45bb3b5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Scott Woodf64c98c2015-03-20 19:28:12 -07002/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08003 * Copyright 2014-2015 Freescale Semiconductor
Pankit Gargd6bd6782019-05-30 12:04:15 +00004 * Copyright 2019 NXP
Scott Woodf64c98c2015-03-20 19:28:12 -07005 */
6
7#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07008#include <clock_legacy.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +08009#include <cpu_func.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060010#include <env.h>
Ashish Kumar11234062017-08-11 11:09:14 +053011#include <fsl_immap.h>
Scott Woodf64c98c2015-03-20 19:28:12 -070012#include <fsl_ifc.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080014#include <linux/sizes.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080015#include <asm/arch/fsl_serdes.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080016#include <asm/arch/soc.h>
Scott Woodae1df322015-03-20 19:28:13 -070017#include <asm/io.h>
Scott Wood8e728cd2015-03-24 13:25:02 -070018#include <asm/global_data.h>
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +053019#include <asm/arch-fsl-layerscape/config.h>
Ran Wang4e7cdcf2018-08-10 15:00:00 +080020#include <asm/arch-fsl-layerscape/ns_access.h>
Laurentiu Tudor512d13e2018-08-09 15:19:46 +030021#include <asm/arch-fsl-layerscape/fsl_icid.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080022#include <asm/gic-v3.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080023#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +080024#include <fsl_csu.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080025#endif
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053026#ifdef CONFIG_SYS_FSL_DDR
Shengzhou Liuddf060b2016-04-07 16:22:21 +080027#include <fsl_ddr_sdram.h>
28#include <fsl_ddr.h>
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053029#endif
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +053030#ifdef CONFIG_CHAIN_OF_TRUST
31#include <fsl_validate.h>
32#endif
Ashish Kumarb25faa22017-08-31 16:12:53 +053033#include <fsl_immap.h>
Pankit Gargbdbf84f2018-11-05 18:01:52 +000034#ifdef CONFIG_TFABOOT
Simon Glass9d1f6192019-08-02 09:44:25 -060035#include <env_internal.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080036#endif
37#if defined(CONFIG_TFABOOT) || defined(CONFIG_GIC_V3_ITS)
Pankit Gargbdbf84f2018-11-05 18:01:52 +000038DECLARE_GLOBAL_DATA_PTR;
39#endif
Scott Wood8e728cd2015-03-24 13:25:02 -070040
Hou Zhiqiang031bb872020-04-28 10:19:32 +080041#ifdef CONFIG_GIC_V3_ITS
42#define PENDTABLE_MAX_SZ ALIGN(BIT(ITS_MAX_LPI_NRBITS), SZ_64K)
43#define PROPTABLE_MAX_SZ ALIGN(BIT(ITS_MAX_LPI_NRBITS) / 8, SZ_64K)
44#define GIC_LPI_SIZE ALIGN(cpu_numcores() * PENDTABLE_MAX_SZ + \
45 PROPTABLE_MAX_SZ, SZ_1M)
46static int fdt_add_resv_mem_gic_rd_tables(void *blob, u64 base, size_t size)
47{
48 u32 phandle;
49 int err;
50 struct fdt_memory gic_rd_tables;
51
52 gic_rd_tables.start = base;
53 gic_rd_tables.end = base + size - 1;
54 err = fdtdec_add_reserved_memory(blob, "gic-rd-tables", &gic_rd_tables,
55 &phandle);
56 if (err < 0)
57 debug("%s: failed to add reserved memory: %d\n", __func__, err);
58
59 return err;
60}
61
62int ls_gic_rd_tables_init(void *blob)
63{
64 u64 gic_lpi_base;
65 int ret;
66
67 gic_lpi_base = ALIGN(gd->arch.resv_ram - GIC_LPI_SIZE, SZ_64K);
68 ret = fdt_add_resv_mem_gic_rd_tables(blob, gic_lpi_base, GIC_LPI_SIZE);
69 if (ret)
70 return ret;
71
72 ret = gic_lpi_tables_init(gic_lpi_base, cpu_numcores());
73 if (ret)
74 debug("%s: failed to init gic-lpi-tables\n", __func__);
75
76 return ret;
77}
78#endif
79
York Suncbe8e1c2016-04-04 11:41:26 -070080bool soc_has_dp_ddr(void)
81{
82 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
83 u32 svr = gur_in32(&gur->svr);
84
Priyanka Jain4a6f1732016-11-17 12:29:55 +053085 /* LS2085A, LS2088A, LS2048A has DP_DDR */
86 if ((SVR_SOC_VER(svr) == SVR_LS2085A) ||
87 (SVR_SOC_VER(svr) == SVR_LS2088A) ||
88 (SVR_SOC_VER(svr) == SVR_LS2048A))
York Suncbe8e1c2016-04-04 11:41:26 -070089 return true;
90
91 return false;
92}
93
94bool soc_has_aiop(void)
95{
96 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
97 u32 svr = gur_in32(&gur->svr);
98
99 /* LS2085A has AIOP */
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +0530100 if (SVR_SOC_VER(svr) == SVR_LS2085A)
York Suncbe8e1c2016-04-04 11:41:26 -0700101 return true;
102
103 return false;
104}
105
Ran Wangb358b7b2017-09-04 18:46:48 +0800106static inline void set_usb_txvreftune(u32 __iomem *scfg, u32 offset)
107{
108 scfg_clrsetbits32(scfg + offset / 4,
109 0xF << 6,
110 SCFG_USB_TXVREFTUNE << 6);
111}
112
113static void erratum_a009008(void)
114{
115#ifdef CONFIG_SYS_FSL_ERRATUM_A009008
116 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
Ran Wang9e8fabc2017-09-04 18:46:49 +0800117
Ran Wang02dc77b2017-11-13 16:14:48 +0800118#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
119 defined(CONFIG_ARCH_LS1012A)
Ran Wangb358b7b2017-09-04 18:46:48 +0800120 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800121#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wangb358b7b2017-09-04 18:46:48 +0800122 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB2);
123 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +0800124#endif
Ran Wangb358b7b2017-09-04 18:46:48 +0800125#elif defined(CONFIG_ARCH_LS2080A)
126 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR);
127#endif
128#endif /* CONFIG_SYS_FSL_ERRATUM_A009008 */
129}
130
Ran Wang9e8fabc2017-09-04 18:46:49 +0800131static inline void set_usb_sqrxtune(u32 __iomem *scfg, u32 offset)
132{
133 scfg_clrbits32(scfg + offset / 4,
134 SCFG_USB_SQRXTUNE_MASK << 23);
135}
136
137static void erratum_a009798(void)
138{
139#ifdef CONFIG_SYS_FSL_ERRATUM_A009798
140 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
141
Ran Wang02dc77b2017-11-13 16:14:48 +0800142#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
143 defined(CONFIG_ARCH_LS1012A)
Ran Wang9e8fabc2017-09-04 18:46:49 +0800144 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800145#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang9e8fabc2017-09-04 18:46:49 +0800146 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB2);
147 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +0800148#endif
Ran Wang9e8fabc2017-09-04 18:46:49 +0800149#elif defined(CONFIG_ARCH_LS2080A)
150 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR);
151#endif
152#endif /* CONFIG_SYS_FSL_ERRATUM_A009798 */
153}
154
Ran Wang02dc77b2017-11-13 16:14:48 +0800155#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
156 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800157static inline void set_usb_pcstxswingfull(u32 __iomem *scfg, u32 offset)
158{
159 scfg_clrsetbits32(scfg + offset / 4,
160 0x7F << 9,
161 SCFG_USB_PCSTXSWINGFULL << 9);
162}
163#endif
164
165static void erratum_a008997(void)
166{
167#ifdef CONFIG_SYS_FSL_ERRATUM_A008997
Ran Wang02dc77b2017-11-13 16:14:48 +0800168#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
169 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800170 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
171
172 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800173#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wange64f7472017-09-04 18:46:50 +0800174 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB2);
175 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB3);
176#endif
Ran Wange118acb2019-05-14 17:34:56 +0800177#elif defined(CONFIG_ARCH_LS1028A)
178 clrsetbits_le32(DCSR_BASE + DCSR_USB_IOCR1,
179 0x7F << 11,
180 DCSR_USB_PCSTXSWINGFULL << 11);
Ran Wang02dc77b2017-11-13 16:14:48 +0800181#endif
Ran Wange64f7472017-09-04 18:46:50 +0800182#endif /* CONFIG_SYS_FSL_ERRATUM_A008997 */
183}
184
Ran Wang02dc77b2017-11-13 16:14:48 +0800185#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
186 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800187
188#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
189 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
190 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
191 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
192 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
193
Yinbo Zhu5c3767e2019-05-14 17:34:57 +0800194#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
Ran Wangd0270dc2019-11-26 11:40:40 +0800195 defined(CONFIG_ARCH_LS1028A) || defined(CONFIG_ARCH_LX2160A)
Ran Wang3ba69482017-09-04 18:46:51 +0800196
197#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
198 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
199 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
200 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
201 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
202
203#endif
204
205static void erratum_a009007(void)
206{
Ran Wang02dc77b2017-11-13 16:14:48 +0800207#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
208 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800209 void __iomem *usb_phy = (void __iomem *)SCFG_USB_PHY1;
210
211 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800212#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang3ba69482017-09-04 18:46:51 +0800213 usb_phy = (void __iomem *)SCFG_USB_PHY2;
214 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
215
216 usb_phy = (void __iomem *)SCFG_USB_PHY3;
217 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800218#endif
Yinbo Zhu5c3767e2019-05-14 17:34:57 +0800219#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
220 defined(CONFIG_ARCH_LS1028A)
Ran Wang3ba69482017-09-04 18:46:51 +0800221 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
222
223 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
224 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
225#endif /* CONFIG_SYS_FSL_ERRATUM_A009007 */
226}
227
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800228#if defined(CONFIG_FSL_LSCH3)
Ran Wangd0270dc2019-11-26 11:40:40 +0800229static void erratum_a050106(void)
230{
231#if defined(CONFIG_ARCH_LX2160A)
232 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
233
234 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
235 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
236#endif
237}
Yao Yuanfae88052015-12-05 14:59:14 +0800238/*
239 * This erratum requires setting a value to eddrtqcr1 to
240 * optimal the DDR performance.
241 */
242static void erratum_a008336(void)
243{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800244#ifdef CONFIG_SYS_FSL_ERRATUM_A008336
Yao Yuanfae88052015-12-05 14:59:14 +0800245 u32 *eddrtqcr1;
246
Yao Yuanfae88052015-12-05 14:59:14 +0800247#ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
248 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800249 if (fsl_ddr_get_version(0) == 0x50200)
250 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800251#endif
252#ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
253 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800254 if (fsl_ddr_get_version(0) == 0x50200)
255 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800256#endif
257#endif
258}
259
260/*
261 * This erratum requires a register write before being Memory
262 * controller 3 being enabled.
263 */
264static void erratum_a008514(void)
265{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800266#ifdef CONFIG_SYS_FSL_ERRATUM_A008514
Yao Yuanfae88052015-12-05 14:59:14 +0800267 u32 *eddrtqcr1;
268
Yao Yuanfae88052015-12-05 14:59:14 +0800269#ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
270 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
271 out_le32(eddrtqcr1, 0x63b20002);
272#endif
273#endif
274}
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530275#ifdef CONFIG_SYS_FSL_ERRATUM_A009635
276#define PLATFORM_CYCLE_ENV_VAR "a009635_interval_val"
277
278static unsigned long get_internval_val_mhz(void)
279{
Simon Glass64b723f2017-08-03 12:22:12 -0600280 char *interval = env_get(PLATFORM_CYCLE_ENV_VAR);
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530281 /*
282 * interval is the number of platform cycles(MHz) between
283 * wake up events generated by EPU.
284 */
285 ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
286
287 if (interval)
288 interval_mhz = simple_strtoul(interval, NULL, 10);
289
290 return interval_mhz;
291}
292
293void erratum_a009635(void)
294{
295 u32 val;
296 unsigned long interval_mhz = get_internval_val_mhz();
297
298 if (!interval_mhz)
299 return;
300
301 val = in_le32(DCSR_CGACRE5);
302 writel(val | 0x00000200, DCSR_CGACRE5);
303
304 val = in_le32(EPU_EPCMPR5);
305 writel(interval_mhz, EPU_EPCMPR5);
306 val = in_le32(EPU_EPCCR5);
307 writel(val | 0x82820000, EPU_EPCCR5);
308 val = in_le32(EPU_EPSMCR5);
309 writel(val | 0x002f0000, EPU_EPSMCR5);
310 val = in_le32(EPU_EPECR5);
311 writel(val | 0x20000000, EPU_EPECR5);
312 val = in_le32(EPU_EPGCR);
313 writel(val | 0x80000000, EPU_EPGCR);
314}
315#endif /* CONFIG_SYS_FSL_ERRATUM_A009635 */
316
Scott Wood8e728cd2015-03-24 13:25:02 -0700317static void erratum_rcw_src(void)
318{
Santan Kumar99136482017-05-05 15:42:28 +0530319#if defined(CONFIG_SPL) && defined(CONFIG_NAND_BOOT)
Scott Wood8e728cd2015-03-24 13:25:02 -0700320 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
321 u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
322 u32 val;
323
324 val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
325 val &= ~DCFG_PORSR1_RCW_SRC;
326 val |= DCFG_PORSR1_RCW_SRC_NOR;
327 out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
328#endif
329}
330
York Sun0404a392015-03-23 10:41:35 -0700331#define I2C_DEBUG_REG 0x6
332#define I2C_GLITCH_EN 0x8
333/*
334 * This erratum requires setting glitch_en bit to enable
335 * digital glitch filter to improve clock stability.
336 */
Ashish kumar3b52a232017-02-23 16:03:57 +0530337#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700338static void erratum_a009203(void)
339{
York Sun0404a392015-03-23 10:41:35 -0700340#ifdef CONFIG_SYS_I2C
Sriram Dashafa125b2017-09-04 15:45:02 +0530341 u8 __iomem *ptr;
York Sun0404a392015-03-23 10:41:35 -0700342#ifdef I2C1_BASE_ADDR
343 ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
344
345 writeb(I2C_GLITCH_EN, ptr);
346#endif
347#ifdef I2C2_BASE_ADDR
348 ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
349
350 writeb(I2C_GLITCH_EN, ptr);
351#endif
352#ifdef I2C3_BASE_ADDR
353 ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
354
355 writeb(I2C_GLITCH_EN, ptr);
356#endif
357#ifdef I2C4_BASE_ADDR
358 ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
359
360 writeb(I2C_GLITCH_EN, ptr);
361#endif
362#endif
363}
Ashish kumar3b52a232017-02-23 16:03:57 +0530364#endif
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800365
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530366void bypass_smmu(void)
367{
368 u32 val;
369 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
370 out_le32(SMMU_SCR0, val);
371 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
372 out_le32(SMMU_NSCR0, val);
373}
Scott Woodf64c98c2015-03-20 19:28:12 -0700374void fsl_lsch3_early_init_f(void)
375{
Scott Wood8e728cd2015-03-24 13:25:02 -0700376 erratum_rcw_src();
Sriram Dash36a4a342017-09-04 15:44:05 +0530377#ifdef CONFIG_FSL_IFC
Scott Woodf64c98c2015-03-20 19:28:12 -0700378 init_early_memctl_regs(); /* tighten IFC timing */
Sriram Dash36a4a342017-09-04 15:44:05 +0530379#endif
Ashish kumar3b52a232017-02-23 16:03:57 +0530380#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700381 erratum_a009203();
Ashish kumar3b52a232017-02-23 16:03:57 +0530382#endif
Yao Yuanfae88052015-12-05 14:59:14 +0800383 erratum_a008514();
384 erratum_a008336();
Ran Wangb358b7b2017-09-04 18:46:48 +0800385 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800386 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800387 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800388 erratum_a009007();
Ran Wangd0270dc2019-11-26 11:40:40 +0800389 erratum_a050106();
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530390#ifdef CONFIG_CHAIN_OF_TRUST
391 /* In case of Secure Boot, the IBR configures the SMMU
392 * to allow only Secure transactions.
393 * SMMU must be reset in bypass mode.
394 * Set the ClientPD bit and Clear the USFCFG Bit
395 */
396 if (fsl_check_boot_mode_secure() == 1)
397 bypass_smmu();
398#endif
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300399
Laurentiu Tudor4adff392019-10-18 09:01:54 +0000400#if defined(CONFIG_ARCH_LS1088A) || defined(CONFIG_ARCH_LS1028A) || \
Laurentiu Tudor7085d072019-10-18 09:01:55 +0000401 defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LX2160A)
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300402 set_icids();
403#endif
Scott Woodf64c98c2015-03-20 19:28:12 -0700404}
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800405
Rajesh Bhagat814e0772018-01-17 16:13:00 +0530406/* Get VDD in the unit mV from voltage ID */
407int get_core_volt_from_fuse(void)
408{
409 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
410 int vdd;
411 u32 fusesr;
412 u8 vid;
413
414 /* get the voltage ID from fuse status register */
415 fusesr = in_le32(&gur->dcfg_fusesr);
416 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
417 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT) &
418 FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK;
419 if ((vid == 0) || (vid == FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK)) {
420 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT) &
421 FSL_CHASSIS3_DCFG_FUSESR_VID_MASK;
422 }
423 debug("%s: VID = 0x%x\n", __func__, vid);
424 switch (vid) {
425 case 0x00: /* VID isn't supported */
426 vdd = -EINVAL;
427 debug("%s: The VID feature is not supported\n", __func__);
428 break;
429 case 0x08: /* 0.9V silicon */
430 vdd = 900;
431 break;
432 case 0x10: /* 1.0V silicon */
433 vdd = 1000;
434 break;
435 default: /* Other core voltage */
436 vdd = -EINVAL;
437 debug("%s: The VID(%x) isn't supported\n", __func__, vid);
438 break;
439 }
440 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
441
442 return vdd;
443}
444
Prabhakar Kushwaha1966d012016-06-03 18:41:27 +0530445#elif defined(CONFIG_FSL_LSCH2)
Tang Yuantian57894be2015-12-09 15:32:18 +0800446
Mingkai Hu8beb0752015-12-07 16:58:54 +0800447static void erratum_a009929(void)
448{
449#ifdef CONFIG_SYS_FSL_ERRATUM_A009929
450 struct ccsr_gur *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
451 u32 __iomem *dcsr_cop_ccp = (void *)CONFIG_SYS_DCSR_COP_CCP_ADDR;
452 u32 rstrqmr1 = gur_in32(&gur->rstrqmr1);
453
454 rstrqmr1 |= 0x00000400;
455 gur_out32(&gur->rstrqmr1, rstrqmr1);
456 writel(0x01000000, dcsr_cop_ccp);
457#endif
458}
459
Mingkai Hu172081c2016-02-02 11:28:03 +0800460/*
461 * This erratum requires setting a value to eddrtqcr1 to optimal
462 * the DDR performance. The eddrtqcr1 register is in SCFG space
463 * of LS1043A and the offset is 0x157_020c.
464 */
465#if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
466 && defined(CONFIG_SYS_FSL_ERRATUM_A008514)
467#error A009660 and A008514 can not be both enabled.
468#endif
469
470static void erratum_a009660(void)
471{
472#ifdef CONFIG_SYS_FSL_ERRATUM_A009660
473 u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
474 out_be32(eddrtqcr1, 0x63b20042);
475#endif
476}
477
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800478static void erratum_a008850_early(void)
479{
480#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
481 /* part 1 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530482 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
483 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800484 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
485
York Sune6b871e2017-05-15 08:51:59 -0700486 /* Skip if running at lower exception level */
487 if (current_el() < 3)
488 return;
489
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800490 /* disables propagation of barrier transactions to DDRC from CCI400 */
491 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
492
493 /* disable the re-ordering in DDRC */
494 ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
495#endif
496}
497
498void erratum_a008850_post(void)
499{
500#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
501 /* part 2 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530502 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
503 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800504 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
505 u32 tmp;
506
York Sune6b871e2017-05-15 08:51:59 -0700507 /* Skip if running at lower exception level */
508 if (current_el() < 3)
509 return;
510
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800511 /* enable propagation of barrier transactions to DDRC from CCI400 */
512 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
513
514 /* enable the re-ordering in DDRC */
515 tmp = ddr_in32(&ddr->eor);
516 tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
517 ddr_out32(&ddr->eor, tmp);
518#endif
519}
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +0800520
521#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
522void erratum_a010315(void)
523{
524 int i;
525
526 for (i = PCIE1; i <= PCIE4; i++)
527 if (!is_serdes_configured(i)) {
528 debug("PCIe%d: disabled all R/W permission!\n", i);
529 set_pcie_ns_access(i, 0);
530 }
531}
532#endif
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800533
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800534static void erratum_a010539(void)
535{
536#if defined(CONFIG_SYS_FSL_ERRATUM_A010539) && defined(CONFIG_QSPI_BOOT)
537 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
538 u32 porsr1;
539
540 porsr1 = in_be32(&gur->porsr1);
541 porsr1 &= ~FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK;
542 out_be32((void *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
543 porsr1);
Hou Zhiqiang653793a2018-04-25 14:25:42 +0800544 out_be32((void *)(CONFIG_SYS_FSL_SCFG_ADDR + 0x1a8), 0xffffffff);
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800545#endif
546}
547
Hou Zhiqiang4ad59992016-12-09 16:09:00 +0800548/* Get VDD in the unit mV from voltage ID */
549int get_core_volt_from_fuse(void)
550{
551 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
552 int vdd;
553 u32 fusesr;
554 u8 vid;
555
556 fusesr = in_be32(&gur->dcfg_fusesr);
557 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
558 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT) &
559 FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK;
560 if ((vid == 0) || (vid == FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK)) {
561 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT) &
562 FSL_CHASSIS2_DCFG_FUSESR_VID_MASK;
563 }
564 debug("%s: VID = 0x%x\n", __func__, vid);
565 switch (vid) {
566 case 0x00: /* VID isn't supported */
567 vdd = -EINVAL;
568 debug("%s: The VID feature is not supported\n", __func__);
569 break;
570 case 0x08: /* 0.9V silicon */
571 vdd = 900;
572 break;
573 case 0x10: /* 1.0V silicon */
574 vdd = 1000;
575 break;
576 default: /* Other core voltage */
577 vdd = -EINVAL;
578 printf("%s: The VID(%x) isn't supported\n", __func__, vid);
579 break;
580 }
581 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
582
583 return vdd;
584}
585
586__weak int board_switch_core_volt(u32 vdd)
587{
588 return 0;
589}
590
591static int setup_core_volt(u32 vdd)
592{
593 return board_setup_core_volt(vdd);
594}
595
596#ifdef CONFIG_SYS_FSL_DDR
597static void ddr_enable_0v9_volt(bool en)
598{
599 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
600 u32 tmp;
601
602 tmp = ddr_in32(&ddr->ddr_cdr1);
603
604 if (en)
605 tmp |= DDR_CDR1_V0PT9_EN;
606 else
607 tmp &= ~DDR_CDR1_V0PT9_EN;
608
609 ddr_out32(&ddr->ddr_cdr1, tmp);
610}
611#endif
612
613int setup_chip_volt(void)
614{
615 int vdd;
616
617 vdd = get_core_volt_from_fuse();
618 /* Nothing to do for silicons doesn't support VID */
619 if (vdd < 0)
620 return vdd;
621
622 if (setup_core_volt(vdd))
623 printf("%s: Switch core VDD to %dmV failed\n", __func__, vdd);
624#ifdef CONFIG_SYS_HAS_SERDES
625 if (setup_serdes_volt(vdd))
626 printf("%s: Switch SVDD to %dmV failed\n", __func__, vdd);
627#endif
628
629#ifdef CONFIG_SYS_FSL_DDR
630 if (vdd == 900)
631 ddr_enable_0v9_volt(true);
632#endif
633
634 return 0;
635}
636
Calvin Johnson6d6ef012018-03-08 15:30:33 +0530637#ifdef CONFIG_FSL_PFE
638void init_pfe_scfg_dcfg_regs(void)
639{
640 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
641 u32 ecccr2;
642
643 out_be32(&scfg->pfeasbcr,
644 in_be32(&scfg->pfeasbcr) | SCFG_PFEASBCR_AWCACHE0);
645 out_be32(&scfg->pfebsbcr,
646 in_be32(&scfg->pfebsbcr) | SCFG_PFEASBCR_AWCACHE0);
647
648 /* CCI-400 QoS settings for PFE */
649 out_be32(&scfg->wr_qos1, (unsigned int)(SCFG_WR_QOS1_PFE1_QOS
650 | SCFG_WR_QOS1_PFE2_QOS));
651 out_be32(&scfg->rd_qos1, (unsigned int)(SCFG_RD_QOS1_PFE1_QOS
652 | SCFG_RD_QOS1_PFE2_QOS));
653
654 ecccr2 = in_be32(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2);
655 out_be32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2,
656 ecccr2 | (unsigned int)DISABLE_PFE_ECC);
657}
658#endif
659
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800660void fsl_lsch2_early_init_f(void)
661{
Ashish Kumar11234062017-08-11 11:09:14 +0530662 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)(CONFIG_SYS_IMMR +
663 CONFIG_SYS_CCI400_OFFSET);
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530664 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
Pankit Garg41bde722019-05-29 12:12:36 +0000665#if defined(CONFIG_FSL_QSPI) && defined(CONFIG_TFABOOT)
666 enum boot_src src;
667#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800668
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +0800669#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
670 enable_layerscape_ns_access();
671#endif
672
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800673#ifdef CONFIG_FSL_IFC
674 init_early_memctl_regs(); /* tighten IFC timing */
675#endif
676
Pankit Garg41bde722019-05-29 12:12:36 +0000677#if defined(CONFIG_FSL_QSPI) && defined(CONFIG_TFABOOT)
678 src = get_boot_src();
679 if (src != BOOT_SOURCE_QSPI_NOR)
680 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
681#else
Qianyu Gong5ab2d0a2016-03-16 18:01:52 +0800682#if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800683 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
684#endif
Pankit Garg41bde722019-05-29 12:12:36 +0000685#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530686 /* Make SEC reads and writes snoopable */
Ran Wangc75026e2019-09-20 17:34:29 +0800687#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
688 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
689 SCFG_SNPCNFGCR_SECWRSNP | SCFG_SNPCNFGCR_USB1RDSNP |
690 SCFG_SNPCNFGCR_USB1WRSNP | SCFG_SNPCNFGCR_USB2RDSNP |
691 SCFG_SNPCNFGCR_USB2WRSNP | SCFG_SNPCNFGCR_USB3RDSNP |
692 SCFG_SNPCNFGCR_USB3WRSNP | SCFG_SNPCNFGCR_SATARDSNP |
693 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wanga7576692019-12-26 18:11:17 +0800694#elif defined(CONFIG_ARCH_LS1012A)
695 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
696 SCFG_SNPCNFGCR_SECWRSNP | SCFG_SNPCNFGCR_USB1RDSNP |
697 SCFG_SNPCNFGCR_USB1WRSNP | SCFG_SNPCNFGCR_SATARDSNP |
698 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wangc75026e2019-09-20 17:34:29 +0800699#else
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530700 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
Tang Yuantian2945ae02016-08-08 15:07:20 +0800701 SCFG_SNPCNFGCR_SECWRSNP |
702 SCFG_SNPCNFGCR_SATARDSNP |
703 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wangc75026e2019-09-20 17:34:29 +0800704#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530705
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800706 /*
707 * Enable snoop requests and DVM message requests for
708 * Slave insterface S4 (A53 core cluster)
709 */
York Sune6b871e2017-05-15 08:51:59 -0700710 if (current_el() == 3) {
711 out_le32(&cci->slave[4].snoop_ctrl,
712 CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
713 }
Mingkai Hu8beb0752015-12-07 16:58:54 +0800714
Ran Wang4e7cdcf2018-08-10 15:00:00 +0800715 /*
716 * Program Central Security Unit (CSU) to grant access
717 * permission for USB 2.0 controller
718 */
719#if defined(CONFIG_ARCH_LS1012A) && defined(CONFIG_USB_EHCI_FSL)
720 if (current_el() == 3)
721 set_devices_ns_access(CSU_CSLX_USB_2, CSU_ALL_RW);
722#endif
Mingkai Hu8beb0752015-12-07 16:58:54 +0800723 /* Erratum */
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800724 erratum_a008850_early(); /* part 1 of 2 */
Mingkai Hu8beb0752015-12-07 16:58:54 +0800725 erratum_a009929();
Mingkai Hu172081c2016-02-02 11:28:03 +0800726 erratum_a009660();
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800727 erratum_a010539();
Ran Wangb358b7b2017-09-04 18:46:48 +0800728 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800729 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800730 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800731 erratum_a009007();
Laurentiu Tudor512d13e2018-08-09 15:19:46 +0300732
Laurentiu Tudor22012d52018-08-27 17:33:59 +0300733#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Laurentiu Tudor512d13e2018-08-09 15:19:46 +0300734 set_icids();
735#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800736}
Mingkai Hu0e58b512015-10-26 19:47:50 +0800737#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700738
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530739#ifdef CONFIG_FSPI_AHB_EN_4BYTE
740int fspi_ahb_init(void)
741{
742 /* Enable 4bytes address support and fast read */
743 u32 *fspi_lut, lut_key, *fspi_key;
744
745 fspi_key = (void *)SYS_NXP_FSPI_ADDR + SYS_NXP_FSPI_LUTKEY_BASE_ADDR;
746 fspi_lut = (void *)SYS_NXP_FSPI_ADDR + SYS_NXP_FSPI_LUT_BASE_ADDR;
747
748 lut_key = in_be32(fspi_key);
749
750 if (lut_key == SYS_NXP_FSPI_LUTKEY) {
751 /* That means the register is BE */
752 out_be32(fspi_key, SYS_NXP_FSPI_LUTKEY);
753 /* Unlock the lut table */
754 out_be32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_UNLOCK);
755 /* Create READ LUT */
756 out_be32(fspi_lut, 0x0820040c);
757 out_be32(fspi_lut + 1, 0x24003008);
758 out_be32(fspi_lut + 2, 0x00000000);
759 /* Lock the lut table */
760 out_be32(fspi_key, SYS_NXP_FSPI_LUTKEY);
761 out_be32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_LOCK);
762 } else {
763 /* That means the register is LE */
764 out_le32(fspi_key, SYS_NXP_FSPI_LUTKEY);
765 /* Unlock the lut table */
766 out_le32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_UNLOCK);
767 /* Create READ LUT */
768 out_le32(fspi_lut, 0x0820040c);
769 out_le32(fspi_lut + 1, 0x24003008);
770 out_le32(fspi_lut + 2, 0x00000000);
771 /* Lock the lut table */
772 out_le32(fspi_key, SYS_NXP_FSPI_LUTKEY);
773 out_le32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_LOCK);
774 }
775
776 return 0;
777}
778#endif
779
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800780#ifdef CONFIG_QSPI_AHB_INIT
781/* Enable 4bytes address support and fast read */
782int qspi_ahb_init(void)
783{
784 u32 *qspi_lut, lut_key, *qspi_key;
785
786 qspi_key = (void *)SYS_FSL_QSPI_ADDR + 0x300;
787 qspi_lut = (void *)SYS_FSL_QSPI_ADDR + 0x310;
788
789 lut_key = in_be32(qspi_key);
790
791 if (lut_key == 0x5af05af0) {
792 /* That means the register is BE */
793 out_be32(qspi_key, 0x5af05af0);
794 /* Unlock the lut table */
795 out_be32(qspi_key + 1, 0x00000002);
796 out_be32(qspi_lut, 0x0820040c);
797 out_be32(qspi_lut + 1, 0x1c080c08);
798 out_be32(qspi_lut + 2, 0x00002400);
799 /* Lock the lut table */
800 out_be32(qspi_key, 0x5af05af0);
801 out_be32(qspi_key + 1, 0x00000001);
802 } else {
803 /* That means the register is LE */
804 out_le32(qspi_key, 0x5af05af0);
805 /* Unlock the lut table */
806 out_le32(qspi_key + 1, 0x00000002);
807 out_le32(qspi_lut, 0x0820040c);
808 out_le32(qspi_lut + 1, 0x1c080c08);
809 out_le32(qspi_lut + 2, 0x00002400);
810 /* Lock the lut table */
811 out_le32(qspi_key, 0x5af05af0);
812 out_le32(qspi_key + 1, 0x00000001);
813 }
814
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000815 return 0;
816}
817#endif
818
819#ifdef CONFIG_TFABOOT
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000820#define MAX_BOOTCMD_SIZE 512
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000821
822int fsl_setenv_bootcmd(void)
823{
824 int ret;
825 enum boot_src src = get_boot_src();
826 char bootcmd_str[MAX_BOOTCMD_SIZE];
827
828 switch (src) {
829#ifdef IFC_NOR_BOOTCOMMAND
830 case BOOT_SOURCE_IFC_NOR:
831 sprintf(bootcmd_str, IFC_NOR_BOOTCOMMAND);
832 break;
833#endif
834#ifdef QSPI_NOR_BOOTCOMMAND
835 case BOOT_SOURCE_QSPI_NOR:
836 sprintf(bootcmd_str, QSPI_NOR_BOOTCOMMAND);
837 break;
838#endif
839#ifdef XSPI_NOR_BOOTCOMMAND
840 case BOOT_SOURCE_XSPI_NOR:
841 sprintf(bootcmd_str, XSPI_NOR_BOOTCOMMAND);
842 break;
843#endif
844#ifdef IFC_NAND_BOOTCOMMAND
845 case BOOT_SOURCE_IFC_NAND:
846 sprintf(bootcmd_str, IFC_NAND_BOOTCOMMAND);
847 break;
848#endif
849#ifdef QSPI_NAND_BOOTCOMMAND
850 case BOOT_SOURCE_QSPI_NAND:
851 sprintf(bootcmd_str, QSPI_NAND_BOOTCOMMAND);
852 break;
853#endif
854#ifdef XSPI_NAND_BOOTCOMMAND
855 case BOOT_SOURCE_XSPI_NAND:
856 sprintf(bootcmd_str, XSPI_NAND_BOOTCOMMAND);
857 break;
858#endif
859#ifdef SD_BOOTCOMMAND
860 case BOOT_SOURCE_SD_MMC:
861 sprintf(bootcmd_str, SD_BOOTCOMMAND);
862 break;
863#endif
864#ifdef SD2_BOOTCOMMAND
865 case BOOT_SOURCE_SD_MMC2:
866 sprintf(bootcmd_str, SD2_BOOTCOMMAND);
867 break;
868#endif
869 default:
870#ifdef QSPI_NOR_BOOTCOMMAND
871 sprintf(bootcmd_str, QSPI_NOR_BOOTCOMMAND);
872#endif
873 break;
874 }
875
876 ret = env_set("bootcmd", bootcmd_str);
877 if (ret) {
878 printf("Failed to set bootcmd: ret = %d\n", ret);
879 return ret;
880 }
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800881 return 0;
882}
Pankit Garg82fcc462018-11-05 18:02:31 +0000883
884int fsl_setenv_mcinitcmd(void)
885{
886 int ret = 0;
887 enum boot_src src = get_boot_src();
888
889 switch (src) {
890#ifdef IFC_MC_INIT_CMD
891 case BOOT_SOURCE_IFC_NAND:
892 case BOOT_SOURCE_IFC_NOR:
893 ret = env_set("mcinitcmd", IFC_MC_INIT_CMD);
894 break;
895#endif
896#ifdef QSPI_MC_INIT_CMD
897 case BOOT_SOURCE_QSPI_NAND:
898 case BOOT_SOURCE_QSPI_NOR:
899 ret = env_set("mcinitcmd", QSPI_MC_INIT_CMD);
900 break;
901#endif
902#ifdef XSPI_MC_INIT_CMD
903 case BOOT_SOURCE_XSPI_NAND:
904 case BOOT_SOURCE_XSPI_NOR:
905 ret = env_set("mcinitcmd", XSPI_MC_INIT_CMD);
906 break;
907#endif
908#ifdef SD_MC_INIT_CMD
909 case BOOT_SOURCE_SD_MMC:
910 ret = env_set("mcinitcmd", SD_MC_INIT_CMD);
911 break;
912#endif
913#ifdef SD2_MC_INIT_CMD
914 case BOOT_SOURCE_SD_MMC2:
915 ret = env_set("mcinitcmd", SD2_MC_INIT_CMD);
916 break;
917#endif
918 default:
919#ifdef QSPI_MC_INIT_CMD
920 ret = env_set("mcinitcmd", QSPI_MC_INIT_CMD);
921#endif
922 break;
923 }
924
925 if (ret) {
926 printf("Failed to set mcinitcmd: ret = %d\n", ret);
927 return ret;
928 }
929 return 0;
930}
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800931#endif
932
Mingkai Hu0e58b512015-10-26 19:47:50 +0800933#ifdef CONFIG_BOARD_LATE_INIT
Michael Wallefc667ea2019-10-21 22:37:45 +0200934__weak int fsl_board_late_init(void)
935{
936 return 0;
937}
938
Mingkai Hu0e58b512015-10-26 19:47:50 +0800939int board_late_init(void)
Scott Wood8e728cd2015-03-24 13:25:02 -0700940{
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +0530941#ifdef CONFIG_CHAIN_OF_TRUST
942 fsl_setenv_chain_of_trust();
943#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000944#ifdef CONFIG_TFABOOT
945 /*
946 * check if gd->env_addr is default_environment; then setenv bootcmd
Pankit Garg82fcc462018-11-05 18:02:31 +0000947 * and mcinitcmd.
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000948 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500949#ifdef CONFIG_SYS_RELOC_GD_ENV_ADDR
Pankit Gargd6bd6782019-05-30 12:04:15 +0000950 if (gd->env_addr == (ulong)&default_environment[0]) {
951#else
Pankit Garg82fcc462018-11-05 18:02:31 +0000952 if (gd->env_addr + gd->reloc_off == (ulong)&default_environment[0]) {
Pankit Gargd6bd6782019-05-30 12:04:15 +0000953#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000954 fsl_setenv_bootcmd();
Pankit Garg82fcc462018-11-05 18:02:31 +0000955 fsl_setenv_mcinitcmd();
956 }
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000957
958 /*
959 * If the boot mode is secure, default environment is not present then
960 * setenv command needs to be run by default
961 */
962#ifdef CONFIG_CHAIN_OF_TRUST
963 if ((fsl_check_boot_mode_secure() == 1)) {
964 fsl_setenv_bootcmd();
965 fsl_setenv_mcinitcmd();
966 }
967#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000968#endif
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800969#ifdef CONFIG_QSPI_AHB_INIT
970 qspi_ahb_init();
971#endif
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530972#ifdef CONFIG_FSPI_AHB_EN_4BYTE
973 fspi_ahb_init();
974#endif
Tang Yuantian57894be2015-12-09 15:32:18 +0800975
Michael Wallefc667ea2019-10-21 22:37:45 +0200976 return fsl_board_late_init();
Scott Wood8e728cd2015-03-24 13:25:02 -0700977}
978#endif