blob: fde893e8c9bda7d1180cc05f30d7dcfefdef4feb [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Scott Woodf64c98c2015-03-20 19:28:12 -07002/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08003 * Copyright 2014-2015 Freescale Semiconductor
Pankit Gargd6bd6782019-05-30 12:04:15 +00004 * Copyright 2019 NXP
Scott Woodf64c98c2015-03-20 19:28:12 -07005 */
6
7#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07008#include <clock_legacy.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +08009#include <cpu_func.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060010#include <env.h>
Ashish Kumar11234062017-08-11 11:09:14 +053011#include <fsl_immap.h>
Scott Woodf64c98c2015-03-20 19:28:12 -070012#include <fsl_ifc.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080014#include <linux/sizes.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080016#include <asm/arch/fsl_serdes.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#include <asm/arch/soc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Scott Woodae1df322015-03-20 19:28:13 -070019#include <asm/io.h>
Scott Wood8e728cd2015-03-24 13:25:02 -070020#include <asm/global_data.h>
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +053021#include <asm/arch-fsl-layerscape/config.h>
Ran Wang4e7cdcf2018-08-10 15:00:00 +080022#include <asm/arch-fsl-layerscape/ns_access.h>
Laurentiu Tudor512d13e2018-08-09 15:19:46 +030023#include <asm/arch-fsl-layerscape/fsl_icid.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080024#include <asm/gic-v3.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080025#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +080026#include <fsl_csu.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080027#endif
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053028#ifdef CONFIG_SYS_FSL_DDR
Shengzhou Liuddf060b2016-04-07 16:22:21 +080029#include <fsl_ddr_sdram.h>
30#include <fsl_ddr.h>
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053031#endif
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +053032#ifdef CONFIG_CHAIN_OF_TRUST
33#include <fsl_validate.h>
34#endif
Ashish Kumarb25faa22017-08-31 16:12:53 +053035#include <fsl_immap.h>
Pankit Gargbdbf84f2018-11-05 18:01:52 +000036#ifdef CONFIG_TFABOOT
Simon Glass9d1f6192019-08-02 09:44:25 -060037#include <env_internal.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080038#endif
39#if defined(CONFIG_TFABOOT) || defined(CONFIG_GIC_V3_ITS)
Pankit Gargbdbf84f2018-11-05 18:01:52 +000040DECLARE_GLOBAL_DATA_PTR;
41#endif
Scott Wood8e728cd2015-03-24 13:25:02 -070042
Hou Zhiqiang031bb872020-04-28 10:19:32 +080043#ifdef CONFIG_GIC_V3_ITS
Hou Zhiqiang031bb872020-04-28 10:19:32 +080044int ls_gic_rd_tables_init(void *blob)
45{
Hou Zhiqiang031bb872020-04-28 10:19:32 +080046 int ret;
47
Rayagonda Kokatanur158c16e2020-07-26 22:37:33 +053048 ret = gic_lpi_tables_init();
Hou Zhiqiang031bb872020-04-28 10:19:32 +080049 if (ret)
50 debug("%s: failed to init gic-lpi-tables\n", __func__);
51
52 return ret;
53}
54#endif
55
York Suncbe8e1c2016-04-04 11:41:26 -070056bool soc_has_dp_ddr(void)
57{
58 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
59 u32 svr = gur_in32(&gur->svr);
60
Priyanka Jain4a6f1732016-11-17 12:29:55 +053061 /* LS2085A, LS2088A, LS2048A has DP_DDR */
62 if ((SVR_SOC_VER(svr) == SVR_LS2085A) ||
63 (SVR_SOC_VER(svr) == SVR_LS2088A) ||
64 (SVR_SOC_VER(svr) == SVR_LS2048A))
York Suncbe8e1c2016-04-04 11:41:26 -070065 return true;
66
67 return false;
68}
69
70bool soc_has_aiop(void)
71{
72 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
73 u32 svr = gur_in32(&gur->svr);
74
75 /* LS2085A has AIOP */
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053076 if (SVR_SOC_VER(svr) == SVR_LS2085A)
York Suncbe8e1c2016-04-04 11:41:26 -070077 return true;
78
79 return false;
80}
81
Ran Wangb358b7b2017-09-04 18:46:48 +080082static inline void set_usb_txvreftune(u32 __iomem *scfg, u32 offset)
83{
84 scfg_clrsetbits32(scfg + offset / 4,
85 0xF << 6,
86 SCFG_USB_TXVREFTUNE << 6);
87}
88
89static void erratum_a009008(void)
90{
91#ifdef CONFIG_SYS_FSL_ERRATUM_A009008
92 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
Ran Wang9e8fabc2017-09-04 18:46:49 +080093
Ran Wang02dc77b2017-11-13 16:14:48 +080094#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
95 defined(CONFIG_ARCH_LS1012A)
Ran Wangb358b7b2017-09-04 18:46:48 +080096 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +080097#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wangb358b7b2017-09-04 18:46:48 +080098 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB2);
99 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +0800100#endif
Ran Wangb358b7b2017-09-04 18:46:48 +0800101#elif defined(CONFIG_ARCH_LS2080A)
102 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR);
103#endif
104#endif /* CONFIG_SYS_FSL_ERRATUM_A009008 */
105}
106
Ran Wang9e8fabc2017-09-04 18:46:49 +0800107static inline void set_usb_sqrxtune(u32 __iomem *scfg, u32 offset)
108{
109 scfg_clrbits32(scfg + offset / 4,
110 SCFG_USB_SQRXTUNE_MASK << 23);
111}
112
113static void erratum_a009798(void)
114{
115#ifdef CONFIG_SYS_FSL_ERRATUM_A009798
116 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
117
Ran Wang02dc77b2017-11-13 16:14:48 +0800118#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
119 defined(CONFIG_ARCH_LS1012A)
Ran Wang9e8fabc2017-09-04 18:46:49 +0800120 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800121#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang9e8fabc2017-09-04 18:46:49 +0800122 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB2);
123 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +0800124#endif
Ran Wang9e8fabc2017-09-04 18:46:49 +0800125#elif defined(CONFIG_ARCH_LS2080A)
126 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR);
127#endif
128#endif /* CONFIG_SYS_FSL_ERRATUM_A009798 */
129}
130
Ran Wang02dc77b2017-11-13 16:14:48 +0800131#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
132 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800133static inline void set_usb_pcstxswingfull(u32 __iomem *scfg, u32 offset)
134{
135 scfg_clrsetbits32(scfg + offset / 4,
136 0x7F << 9,
137 SCFG_USB_PCSTXSWINGFULL << 9);
138}
139#endif
140
141static void erratum_a008997(void)
142{
143#ifdef CONFIG_SYS_FSL_ERRATUM_A008997
Ran Wang02dc77b2017-11-13 16:14:48 +0800144#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
145 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800146 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
147
148 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800149#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wange64f7472017-09-04 18:46:50 +0800150 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB2);
151 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB3);
152#endif
Ran Wange118acb2019-05-14 17:34:56 +0800153#elif defined(CONFIG_ARCH_LS1028A)
154 clrsetbits_le32(DCSR_BASE + DCSR_USB_IOCR1,
155 0x7F << 11,
156 DCSR_USB_PCSTXSWINGFULL << 11);
Ran Wang02dc77b2017-11-13 16:14:48 +0800157#endif
Ran Wange64f7472017-09-04 18:46:50 +0800158#endif /* CONFIG_SYS_FSL_ERRATUM_A008997 */
159}
160
Ran Wang02dc77b2017-11-13 16:14:48 +0800161#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
162 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800163
164#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
165 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
166 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
167 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
168 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
169
Yinbo Zhu5c3767e2019-05-14 17:34:57 +0800170#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
Ran Wangd0270dc2019-11-26 11:40:40 +0800171 defined(CONFIG_ARCH_LS1028A) || defined(CONFIG_ARCH_LX2160A)
Ran Wang3ba69482017-09-04 18:46:51 +0800172
173#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
174 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
175 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
176 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
177 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
178
179#endif
180
181static void erratum_a009007(void)
182{
Ran Wang02dc77b2017-11-13 16:14:48 +0800183#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
184 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800185 void __iomem *usb_phy = (void __iomem *)SCFG_USB_PHY1;
186
187 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800188#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang3ba69482017-09-04 18:46:51 +0800189 usb_phy = (void __iomem *)SCFG_USB_PHY2;
190 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
191
192 usb_phy = (void __iomem *)SCFG_USB_PHY3;
193 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800194#endif
Yinbo Zhu5c3767e2019-05-14 17:34:57 +0800195#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
196 defined(CONFIG_ARCH_LS1028A)
Ran Wang3ba69482017-09-04 18:46:51 +0800197 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
198
199 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
200 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
201#endif /* CONFIG_SYS_FSL_ERRATUM_A009007 */
202}
203
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800204#if defined(CONFIG_FSL_LSCH3)
Ran Wangd0270dc2019-11-26 11:40:40 +0800205static void erratum_a050106(void)
206{
207#if defined(CONFIG_ARCH_LX2160A)
208 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
209
210 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
211 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
212#endif
213}
Yao Yuanfae88052015-12-05 14:59:14 +0800214/*
215 * This erratum requires setting a value to eddrtqcr1 to
216 * optimal the DDR performance.
217 */
218static void erratum_a008336(void)
219{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800220#ifdef CONFIG_SYS_FSL_ERRATUM_A008336
Yao Yuanfae88052015-12-05 14:59:14 +0800221 u32 *eddrtqcr1;
222
Yao Yuanfae88052015-12-05 14:59:14 +0800223#ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
224 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800225 if (fsl_ddr_get_version(0) == 0x50200)
226 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800227#endif
228#ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
229 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800230 if (fsl_ddr_get_version(0) == 0x50200)
231 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800232#endif
233#endif
234}
235
236/*
237 * This erratum requires a register write before being Memory
238 * controller 3 being enabled.
239 */
240static void erratum_a008514(void)
241{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800242#ifdef CONFIG_SYS_FSL_ERRATUM_A008514
Yao Yuanfae88052015-12-05 14:59:14 +0800243 u32 *eddrtqcr1;
244
Yao Yuanfae88052015-12-05 14:59:14 +0800245#ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
246 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
247 out_le32(eddrtqcr1, 0x63b20002);
248#endif
249#endif
250}
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530251#ifdef CONFIG_SYS_FSL_ERRATUM_A009635
252#define PLATFORM_CYCLE_ENV_VAR "a009635_interval_val"
253
254static unsigned long get_internval_val_mhz(void)
255{
Simon Glass64b723f2017-08-03 12:22:12 -0600256 char *interval = env_get(PLATFORM_CYCLE_ENV_VAR);
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530257 /*
258 * interval is the number of platform cycles(MHz) between
259 * wake up events generated by EPU.
260 */
261 ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
262
263 if (interval)
264 interval_mhz = simple_strtoul(interval, NULL, 10);
265
266 return interval_mhz;
267}
268
269void erratum_a009635(void)
270{
271 u32 val;
272 unsigned long interval_mhz = get_internval_val_mhz();
273
274 if (!interval_mhz)
275 return;
276
277 val = in_le32(DCSR_CGACRE5);
278 writel(val | 0x00000200, DCSR_CGACRE5);
279
280 val = in_le32(EPU_EPCMPR5);
281 writel(interval_mhz, EPU_EPCMPR5);
282 val = in_le32(EPU_EPCCR5);
283 writel(val | 0x82820000, EPU_EPCCR5);
284 val = in_le32(EPU_EPSMCR5);
285 writel(val | 0x002f0000, EPU_EPSMCR5);
286 val = in_le32(EPU_EPECR5);
287 writel(val | 0x20000000, EPU_EPECR5);
288 val = in_le32(EPU_EPGCR);
289 writel(val | 0x80000000, EPU_EPGCR);
290}
291#endif /* CONFIG_SYS_FSL_ERRATUM_A009635 */
292
Scott Wood8e728cd2015-03-24 13:25:02 -0700293static void erratum_rcw_src(void)
294{
Santan Kumar99136482017-05-05 15:42:28 +0530295#if defined(CONFIG_SPL) && defined(CONFIG_NAND_BOOT)
Scott Wood8e728cd2015-03-24 13:25:02 -0700296 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
297 u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
298 u32 val;
299
300 val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
301 val &= ~DCFG_PORSR1_RCW_SRC;
302 val |= DCFG_PORSR1_RCW_SRC_NOR;
303 out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
304#endif
305}
306
York Sun0404a392015-03-23 10:41:35 -0700307#define I2C_DEBUG_REG 0x6
308#define I2C_GLITCH_EN 0x8
309/*
310 * This erratum requires setting glitch_en bit to enable
311 * digital glitch filter to improve clock stability.
312 */
Ashish kumar3b52a232017-02-23 16:03:57 +0530313#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700314static void erratum_a009203(void)
315{
York Sun0404a392015-03-23 10:41:35 -0700316#ifdef CONFIG_SYS_I2C
Sriram Dashafa125b2017-09-04 15:45:02 +0530317 u8 __iomem *ptr;
York Sun0404a392015-03-23 10:41:35 -0700318#ifdef I2C1_BASE_ADDR
319 ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
320
321 writeb(I2C_GLITCH_EN, ptr);
322#endif
323#ifdef I2C2_BASE_ADDR
324 ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
325
326 writeb(I2C_GLITCH_EN, ptr);
327#endif
328#ifdef I2C3_BASE_ADDR
329 ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
330
331 writeb(I2C_GLITCH_EN, ptr);
332#endif
333#ifdef I2C4_BASE_ADDR
334 ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
335
336 writeb(I2C_GLITCH_EN, ptr);
337#endif
338#endif
339}
Ashish kumar3b52a232017-02-23 16:03:57 +0530340#endif
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800341
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530342void bypass_smmu(void)
343{
344 u32 val;
345 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
346 out_le32(SMMU_SCR0, val);
347 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
348 out_le32(SMMU_NSCR0, val);
349}
Scott Woodf64c98c2015-03-20 19:28:12 -0700350void fsl_lsch3_early_init_f(void)
351{
Scott Wood8e728cd2015-03-24 13:25:02 -0700352 erratum_rcw_src();
Sriram Dash36a4a342017-09-04 15:44:05 +0530353#ifdef CONFIG_FSL_IFC
Scott Woodf64c98c2015-03-20 19:28:12 -0700354 init_early_memctl_regs(); /* tighten IFC timing */
Sriram Dash36a4a342017-09-04 15:44:05 +0530355#endif
Ashish kumar3b52a232017-02-23 16:03:57 +0530356#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700357 erratum_a009203();
Ashish kumar3b52a232017-02-23 16:03:57 +0530358#endif
Yao Yuanfae88052015-12-05 14:59:14 +0800359 erratum_a008514();
360 erratum_a008336();
Ran Wangb358b7b2017-09-04 18:46:48 +0800361 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800362 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800363 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800364 erratum_a009007();
Ran Wangd0270dc2019-11-26 11:40:40 +0800365 erratum_a050106();
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530366#ifdef CONFIG_CHAIN_OF_TRUST
367 /* In case of Secure Boot, the IBR configures the SMMU
368 * to allow only Secure transactions.
369 * SMMU must be reset in bypass mode.
370 * Set the ClientPD bit and Clear the USFCFG Bit
371 */
372 if (fsl_check_boot_mode_secure() == 1)
373 bypass_smmu();
374#endif
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300375
Laurentiu Tudor4adff392019-10-18 09:01:54 +0000376#if defined(CONFIG_ARCH_LS1088A) || defined(CONFIG_ARCH_LS1028A) || \
Laurentiu Tudor7085d072019-10-18 09:01:55 +0000377 defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LX2160A)
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300378 set_icids();
379#endif
Scott Woodf64c98c2015-03-20 19:28:12 -0700380}
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800381
Rajesh Bhagat814e0772018-01-17 16:13:00 +0530382/* Get VDD in the unit mV from voltage ID */
383int get_core_volt_from_fuse(void)
384{
385 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
386 int vdd;
387 u32 fusesr;
388 u8 vid;
389
390 /* get the voltage ID from fuse status register */
391 fusesr = in_le32(&gur->dcfg_fusesr);
392 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
393 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT) &
394 FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK;
395 if ((vid == 0) || (vid == FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK)) {
396 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT) &
397 FSL_CHASSIS3_DCFG_FUSESR_VID_MASK;
398 }
399 debug("%s: VID = 0x%x\n", __func__, vid);
400 switch (vid) {
401 case 0x00: /* VID isn't supported */
402 vdd = -EINVAL;
403 debug("%s: The VID feature is not supported\n", __func__);
404 break;
405 case 0x08: /* 0.9V silicon */
406 vdd = 900;
407 break;
408 case 0x10: /* 1.0V silicon */
409 vdd = 1000;
410 break;
411 default: /* Other core voltage */
412 vdd = -EINVAL;
413 debug("%s: The VID(%x) isn't supported\n", __func__, vid);
414 break;
415 }
416 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
417
418 return vdd;
419}
420
Prabhakar Kushwaha1966d012016-06-03 18:41:27 +0530421#elif defined(CONFIG_FSL_LSCH2)
Mingkai Hu172081c2016-02-02 11:28:03 +0800422/*
423 * This erratum requires setting a value to eddrtqcr1 to optimal
424 * the DDR performance. The eddrtqcr1 register is in SCFG space
425 * of LS1043A and the offset is 0x157_020c.
426 */
427#if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
428 && defined(CONFIG_SYS_FSL_ERRATUM_A008514)
429#error A009660 and A008514 can not be both enabled.
430#endif
431
432static void erratum_a009660(void)
433{
434#ifdef CONFIG_SYS_FSL_ERRATUM_A009660
435 u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
436 out_be32(eddrtqcr1, 0x63b20042);
437#endif
438}
439
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800440static void erratum_a008850_early(void)
441{
442#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
443 /* part 1 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530444 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
445 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800446 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
447
York Sune6b871e2017-05-15 08:51:59 -0700448 /* Skip if running at lower exception level */
449 if (current_el() < 3)
450 return;
451
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800452 /* disables propagation of barrier transactions to DDRC from CCI400 */
453 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
454
455 /* disable the re-ordering in DDRC */
456 ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
457#endif
458}
459
460void erratum_a008850_post(void)
461{
462#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
463 /* part 2 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530464 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
465 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800466 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
467 u32 tmp;
468
York Sune6b871e2017-05-15 08:51:59 -0700469 /* Skip if running at lower exception level */
470 if (current_el() < 3)
471 return;
472
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800473 /* enable propagation of barrier transactions to DDRC from CCI400 */
474 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
475
476 /* enable the re-ordering in DDRC */
477 tmp = ddr_in32(&ddr->eor);
478 tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
479 ddr_out32(&ddr->eor, tmp);
480#endif
481}
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +0800482
483#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
484void erratum_a010315(void)
485{
486 int i;
487
488 for (i = PCIE1; i <= PCIE4; i++)
489 if (!is_serdes_configured(i)) {
490 debug("PCIe%d: disabled all R/W permission!\n", i);
491 set_pcie_ns_access(i, 0);
492 }
493}
494#endif
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800495
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800496static void erratum_a010539(void)
497{
498#if defined(CONFIG_SYS_FSL_ERRATUM_A010539) && defined(CONFIG_QSPI_BOOT)
499 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
500 u32 porsr1;
501
502 porsr1 = in_be32(&gur->porsr1);
503 porsr1 &= ~FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK;
504 out_be32((void *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
505 porsr1);
Hou Zhiqiang653793a2018-04-25 14:25:42 +0800506 out_be32((void *)(CONFIG_SYS_FSL_SCFG_ADDR + 0x1a8), 0xffffffff);
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800507#endif
508}
509
Hou Zhiqiang4ad59992016-12-09 16:09:00 +0800510/* Get VDD in the unit mV from voltage ID */
511int get_core_volt_from_fuse(void)
512{
513 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
514 int vdd;
515 u32 fusesr;
516 u8 vid;
517
518 fusesr = in_be32(&gur->dcfg_fusesr);
519 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
520 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT) &
521 FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK;
522 if ((vid == 0) || (vid == FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK)) {
523 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT) &
524 FSL_CHASSIS2_DCFG_FUSESR_VID_MASK;
525 }
526 debug("%s: VID = 0x%x\n", __func__, vid);
527 switch (vid) {
528 case 0x00: /* VID isn't supported */
529 vdd = -EINVAL;
530 debug("%s: The VID feature is not supported\n", __func__);
531 break;
532 case 0x08: /* 0.9V silicon */
533 vdd = 900;
534 break;
535 case 0x10: /* 1.0V silicon */
536 vdd = 1000;
537 break;
538 default: /* Other core voltage */
539 vdd = -EINVAL;
540 printf("%s: The VID(%x) isn't supported\n", __func__, vid);
541 break;
542 }
543 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
544
545 return vdd;
546}
547
548__weak int board_switch_core_volt(u32 vdd)
549{
550 return 0;
551}
552
553static int setup_core_volt(u32 vdd)
554{
555 return board_setup_core_volt(vdd);
556}
557
558#ifdef CONFIG_SYS_FSL_DDR
559static void ddr_enable_0v9_volt(bool en)
560{
561 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
562 u32 tmp;
563
564 tmp = ddr_in32(&ddr->ddr_cdr1);
565
566 if (en)
567 tmp |= DDR_CDR1_V0PT9_EN;
568 else
569 tmp &= ~DDR_CDR1_V0PT9_EN;
570
571 ddr_out32(&ddr->ddr_cdr1, tmp);
572}
573#endif
574
575int setup_chip_volt(void)
576{
577 int vdd;
578
579 vdd = get_core_volt_from_fuse();
580 /* Nothing to do for silicons doesn't support VID */
581 if (vdd < 0)
582 return vdd;
583
584 if (setup_core_volt(vdd))
585 printf("%s: Switch core VDD to %dmV failed\n", __func__, vdd);
586#ifdef CONFIG_SYS_HAS_SERDES
587 if (setup_serdes_volt(vdd))
588 printf("%s: Switch SVDD to %dmV failed\n", __func__, vdd);
589#endif
590
591#ifdef CONFIG_SYS_FSL_DDR
592 if (vdd == 900)
593 ddr_enable_0v9_volt(true);
594#endif
595
596 return 0;
597}
598
Calvin Johnson6d6ef012018-03-08 15:30:33 +0530599#ifdef CONFIG_FSL_PFE
600void init_pfe_scfg_dcfg_regs(void)
601{
602 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
603 u32 ecccr2;
604
605 out_be32(&scfg->pfeasbcr,
606 in_be32(&scfg->pfeasbcr) | SCFG_PFEASBCR_AWCACHE0);
607 out_be32(&scfg->pfebsbcr,
608 in_be32(&scfg->pfebsbcr) | SCFG_PFEASBCR_AWCACHE0);
609
610 /* CCI-400 QoS settings for PFE */
611 out_be32(&scfg->wr_qos1, (unsigned int)(SCFG_WR_QOS1_PFE1_QOS
612 | SCFG_WR_QOS1_PFE2_QOS));
613 out_be32(&scfg->rd_qos1, (unsigned int)(SCFG_RD_QOS1_PFE1_QOS
614 | SCFG_RD_QOS1_PFE2_QOS));
615
616 ecccr2 = in_be32(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2);
617 out_be32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2,
618 ecccr2 | (unsigned int)DISABLE_PFE_ECC);
619}
620#endif
621
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800622void fsl_lsch2_early_init_f(void)
623{
Ashish Kumar11234062017-08-11 11:09:14 +0530624 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)(CONFIG_SYS_IMMR +
625 CONFIG_SYS_CCI400_OFFSET);
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530626 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
Pankit Garg41bde722019-05-29 12:12:36 +0000627#if defined(CONFIG_FSL_QSPI) && defined(CONFIG_TFABOOT)
628 enum boot_src src;
629#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800630
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +0800631#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
632 enable_layerscape_ns_access();
633#endif
634
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800635#ifdef CONFIG_FSL_IFC
636 init_early_memctl_regs(); /* tighten IFC timing */
637#endif
638
Pankit Garg41bde722019-05-29 12:12:36 +0000639#if defined(CONFIG_FSL_QSPI) && defined(CONFIG_TFABOOT)
640 src = get_boot_src();
641 if (src != BOOT_SOURCE_QSPI_NOR)
642 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
643#else
Qianyu Gong5ab2d0a2016-03-16 18:01:52 +0800644#if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800645 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
646#endif
Pankit Garg41bde722019-05-29 12:12:36 +0000647#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530648 /* Make SEC reads and writes snoopable */
Ran Wangc75026e2019-09-20 17:34:29 +0800649#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
650 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
651 SCFG_SNPCNFGCR_SECWRSNP | SCFG_SNPCNFGCR_USB1RDSNP |
652 SCFG_SNPCNFGCR_USB1WRSNP | SCFG_SNPCNFGCR_USB2RDSNP |
653 SCFG_SNPCNFGCR_USB2WRSNP | SCFG_SNPCNFGCR_USB3RDSNP |
654 SCFG_SNPCNFGCR_USB3WRSNP | SCFG_SNPCNFGCR_SATARDSNP |
655 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wanga7576692019-12-26 18:11:17 +0800656#elif defined(CONFIG_ARCH_LS1012A)
657 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
658 SCFG_SNPCNFGCR_SECWRSNP | SCFG_SNPCNFGCR_USB1RDSNP |
659 SCFG_SNPCNFGCR_USB1WRSNP | SCFG_SNPCNFGCR_SATARDSNP |
660 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wangc75026e2019-09-20 17:34:29 +0800661#else
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530662 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
Tang Yuantian2945ae02016-08-08 15:07:20 +0800663 SCFG_SNPCNFGCR_SECWRSNP |
664 SCFG_SNPCNFGCR_SATARDSNP |
665 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wangc75026e2019-09-20 17:34:29 +0800666#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530667
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800668 /*
669 * Enable snoop requests and DVM message requests for
670 * Slave insterface S4 (A53 core cluster)
671 */
York Sune6b871e2017-05-15 08:51:59 -0700672 if (current_el() == 3) {
673 out_le32(&cci->slave[4].snoop_ctrl,
674 CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
675 }
Mingkai Hu8beb0752015-12-07 16:58:54 +0800676
Ran Wang4e7cdcf2018-08-10 15:00:00 +0800677 /*
678 * Program Central Security Unit (CSU) to grant access
679 * permission for USB 2.0 controller
680 */
681#if defined(CONFIG_ARCH_LS1012A) && defined(CONFIG_USB_EHCI_FSL)
682 if (current_el() == 3)
683 set_devices_ns_access(CSU_CSLX_USB_2, CSU_ALL_RW);
684#endif
Mingkai Hu8beb0752015-12-07 16:58:54 +0800685 /* Erratum */
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800686 erratum_a008850_early(); /* part 1 of 2 */
Mingkai Hu172081c2016-02-02 11:28:03 +0800687 erratum_a009660();
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800688 erratum_a010539();
Ran Wangb358b7b2017-09-04 18:46:48 +0800689 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800690 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800691 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800692 erratum_a009007();
Laurentiu Tudor512d13e2018-08-09 15:19:46 +0300693
Laurentiu Tudor22012d52018-08-27 17:33:59 +0300694#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Laurentiu Tudor512d13e2018-08-09 15:19:46 +0300695 set_icids();
696#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800697}
Mingkai Hu0e58b512015-10-26 19:47:50 +0800698#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700699
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530700#ifdef CONFIG_FSPI_AHB_EN_4BYTE
701int fspi_ahb_init(void)
702{
703 /* Enable 4bytes address support and fast read */
704 u32 *fspi_lut, lut_key, *fspi_key;
705
706 fspi_key = (void *)SYS_NXP_FSPI_ADDR + SYS_NXP_FSPI_LUTKEY_BASE_ADDR;
707 fspi_lut = (void *)SYS_NXP_FSPI_ADDR + SYS_NXP_FSPI_LUT_BASE_ADDR;
708
709 lut_key = in_be32(fspi_key);
710
711 if (lut_key == SYS_NXP_FSPI_LUTKEY) {
712 /* That means the register is BE */
713 out_be32(fspi_key, SYS_NXP_FSPI_LUTKEY);
714 /* Unlock the lut table */
715 out_be32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_UNLOCK);
716 /* Create READ LUT */
717 out_be32(fspi_lut, 0x0820040c);
718 out_be32(fspi_lut + 1, 0x24003008);
719 out_be32(fspi_lut + 2, 0x00000000);
720 /* Lock the lut table */
721 out_be32(fspi_key, SYS_NXP_FSPI_LUTKEY);
722 out_be32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_LOCK);
723 } else {
724 /* That means the register is LE */
725 out_le32(fspi_key, SYS_NXP_FSPI_LUTKEY);
726 /* Unlock the lut table */
727 out_le32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_UNLOCK);
728 /* Create READ LUT */
729 out_le32(fspi_lut, 0x0820040c);
730 out_le32(fspi_lut + 1, 0x24003008);
731 out_le32(fspi_lut + 2, 0x00000000);
732 /* Lock the lut table */
733 out_le32(fspi_key, SYS_NXP_FSPI_LUTKEY);
734 out_le32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_LOCK);
735 }
736
737 return 0;
738}
739#endif
740
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800741#ifdef CONFIG_QSPI_AHB_INIT
742/* Enable 4bytes address support and fast read */
743int qspi_ahb_init(void)
744{
745 u32 *qspi_lut, lut_key, *qspi_key;
746
747 qspi_key = (void *)SYS_FSL_QSPI_ADDR + 0x300;
748 qspi_lut = (void *)SYS_FSL_QSPI_ADDR + 0x310;
749
750 lut_key = in_be32(qspi_key);
751
752 if (lut_key == 0x5af05af0) {
753 /* That means the register is BE */
754 out_be32(qspi_key, 0x5af05af0);
755 /* Unlock the lut table */
756 out_be32(qspi_key + 1, 0x00000002);
757 out_be32(qspi_lut, 0x0820040c);
758 out_be32(qspi_lut + 1, 0x1c080c08);
759 out_be32(qspi_lut + 2, 0x00002400);
760 /* Lock the lut table */
761 out_be32(qspi_key, 0x5af05af0);
762 out_be32(qspi_key + 1, 0x00000001);
763 } else {
764 /* That means the register is LE */
765 out_le32(qspi_key, 0x5af05af0);
766 /* Unlock the lut table */
767 out_le32(qspi_key + 1, 0x00000002);
768 out_le32(qspi_lut, 0x0820040c);
769 out_le32(qspi_lut + 1, 0x1c080c08);
770 out_le32(qspi_lut + 2, 0x00002400);
771 /* Lock the lut table */
772 out_le32(qspi_key, 0x5af05af0);
773 out_le32(qspi_key + 1, 0x00000001);
774 }
775
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000776 return 0;
777}
778#endif
779
780#ifdef CONFIG_TFABOOT
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000781#define MAX_BOOTCMD_SIZE 512
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000782
783int fsl_setenv_bootcmd(void)
784{
785 int ret;
786 enum boot_src src = get_boot_src();
787 char bootcmd_str[MAX_BOOTCMD_SIZE];
788
789 switch (src) {
790#ifdef IFC_NOR_BOOTCOMMAND
791 case BOOT_SOURCE_IFC_NOR:
792 sprintf(bootcmd_str, IFC_NOR_BOOTCOMMAND);
793 break;
794#endif
795#ifdef QSPI_NOR_BOOTCOMMAND
796 case BOOT_SOURCE_QSPI_NOR:
797 sprintf(bootcmd_str, QSPI_NOR_BOOTCOMMAND);
798 break;
799#endif
800#ifdef XSPI_NOR_BOOTCOMMAND
801 case BOOT_SOURCE_XSPI_NOR:
802 sprintf(bootcmd_str, XSPI_NOR_BOOTCOMMAND);
803 break;
804#endif
805#ifdef IFC_NAND_BOOTCOMMAND
806 case BOOT_SOURCE_IFC_NAND:
807 sprintf(bootcmd_str, IFC_NAND_BOOTCOMMAND);
808 break;
809#endif
810#ifdef QSPI_NAND_BOOTCOMMAND
811 case BOOT_SOURCE_QSPI_NAND:
812 sprintf(bootcmd_str, QSPI_NAND_BOOTCOMMAND);
813 break;
814#endif
815#ifdef XSPI_NAND_BOOTCOMMAND
816 case BOOT_SOURCE_XSPI_NAND:
817 sprintf(bootcmd_str, XSPI_NAND_BOOTCOMMAND);
818 break;
819#endif
820#ifdef SD_BOOTCOMMAND
821 case BOOT_SOURCE_SD_MMC:
822 sprintf(bootcmd_str, SD_BOOTCOMMAND);
823 break;
824#endif
825#ifdef SD2_BOOTCOMMAND
826 case BOOT_SOURCE_SD_MMC2:
827 sprintf(bootcmd_str, SD2_BOOTCOMMAND);
828 break;
829#endif
830 default:
831#ifdef QSPI_NOR_BOOTCOMMAND
832 sprintf(bootcmd_str, QSPI_NOR_BOOTCOMMAND);
833#endif
834 break;
835 }
836
837 ret = env_set("bootcmd", bootcmd_str);
838 if (ret) {
839 printf("Failed to set bootcmd: ret = %d\n", ret);
840 return ret;
841 }
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800842 return 0;
843}
Pankit Garg82fcc462018-11-05 18:02:31 +0000844
845int fsl_setenv_mcinitcmd(void)
846{
847 int ret = 0;
848 enum boot_src src = get_boot_src();
849
850 switch (src) {
851#ifdef IFC_MC_INIT_CMD
852 case BOOT_SOURCE_IFC_NAND:
853 case BOOT_SOURCE_IFC_NOR:
854 ret = env_set("mcinitcmd", IFC_MC_INIT_CMD);
855 break;
856#endif
857#ifdef QSPI_MC_INIT_CMD
858 case BOOT_SOURCE_QSPI_NAND:
859 case BOOT_SOURCE_QSPI_NOR:
860 ret = env_set("mcinitcmd", QSPI_MC_INIT_CMD);
861 break;
862#endif
863#ifdef XSPI_MC_INIT_CMD
864 case BOOT_SOURCE_XSPI_NAND:
865 case BOOT_SOURCE_XSPI_NOR:
866 ret = env_set("mcinitcmd", XSPI_MC_INIT_CMD);
867 break;
868#endif
869#ifdef SD_MC_INIT_CMD
870 case BOOT_SOURCE_SD_MMC:
871 ret = env_set("mcinitcmd", SD_MC_INIT_CMD);
872 break;
873#endif
874#ifdef SD2_MC_INIT_CMD
875 case BOOT_SOURCE_SD_MMC2:
876 ret = env_set("mcinitcmd", SD2_MC_INIT_CMD);
877 break;
878#endif
879 default:
880#ifdef QSPI_MC_INIT_CMD
881 ret = env_set("mcinitcmd", QSPI_MC_INIT_CMD);
882#endif
883 break;
884 }
885
886 if (ret) {
887 printf("Failed to set mcinitcmd: ret = %d\n", ret);
888 return ret;
889 }
890 return 0;
891}
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800892#endif
893
Mingkai Hu0e58b512015-10-26 19:47:50 +0800894#ifdef CONFIG_BOARD_LATE_INIT
Michael Wallefc667ea2019-10-21 22:37:45 +0200895__weak int fsl_board_late_init(void)
896{
897 return 0;
898}
899
Mingkai Hu0e58b512015-10-26 19:47:50 +0800900int board_late_init(void)
Scott Wood8e728cd2015-03-24 13:25:02 -0700901{
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +0530902#ifdef CONFIG_CHAIN_OF_TRUST
903 fsl_setenv_chain_of_trust();
904#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000905#ifdef CONFIG_TFABOOT
906 /*
907 * check if gd->env_addr is default_environment; then setenv bootcmd
Pankit Garg82fcc462018-11-05 18:02:31 +0000908 * and mcinitcmd.
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000909 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500910#ifdef CONFIG_SYS_RELOC_GD_ENV_ADDR
Pankit Gargd6bd6782019-05-30 12:04:15 +0000911 if (gd->env_addr == (ulong)&default_environment[0]) {
912#else
Pankit Garg82fcc462018-11-05 18:02:31 +0000913 if (gd->env_addr + gd->reloc_off == (ulong)&default_environment[0]) {
Pankit Gargd6bd6782019-05-30 12:04:15 +0000914#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000915 fsl_setenv_bootcmd();
Pankit Garg82fcc462018-11-05 18:02:31 +0000916 fsl_setenv_mcinitcmd();
917 }
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000918
919 /*
920 * If the boot mode is secure, default environment is not present then
921 * setenv command needs to be run by default
922 */
923#ifdef CONFIG_CHAIN_OF_TRUST
924 if ((fsl_check_boot_mode_secure() == 1)) {
925 fsl_setenv_bootcmd();
926 fsl_setenv_mcinitcmd();
927 }
928#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000929#endif
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800930#ifdef CONFIG_QSPI_AHB_INIT
931 qspi_ahb_init();
932#endif
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530933#ifdef CONFIG_FSPI_AHB_EN_4BYTE
934 fspi_ahb_init();
935#endif
Tang Yuantian57894be2015-12-09 15:32:18 +0800936
Michael Wallefc667ea2019-10-21 22:37:45 +0200937 return fsl_board_late_init();
Scott Wood8e728cd2015-03-24 13:25:02 -0700938}
939#endif