blob: 6e9ef68caf9796ab0540d27939ab0ae859157695 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren41b68382011-01-27 10:58:05 +00005 */
6
Tom Rinidec7ea02024-05-20 13:35:03 -06007#include <config.h>
Simon Glass74472ac2014-11-10 17:16:51 -07008#include <dm.h>
Svyatoslav Ryhelf1e83772024-08-03 20:01:29 +03009#include <dm/root.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060010#include <env.h>
Simon Glass0655c912015-04-14 21:03:28 -060011#include <errno.h>
Simon Glass6980b6b2019-11-14 12:57:45 -070012#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Tom Warren41b68382011-01-27 10:58:05 +000014#include <ns16550.h>
Svyatoslav Ryhel4f809882023-11-28 09:09:41 +020015#include <power/regulator.h>
Simon Glass15023922017-06-12 06:21:39 -060016#include <usb.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Tom Warren41b68382011-01-27 10:58:05 +000018#include <asm/io.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070019#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070020#include <asm/arch-tegra/board.h>
Thierry Reding7cef2b22019-04-15 11:32:28 +020021#include <asm/arch-tegra/cboot.h>
Tom Warrenab371962012-09-19 15:50:56 -070022#include <asm/arch-tegra/clk_rst.h>
23#include <asm/arch-tegra/pmc.h>
Thierry Redingcf390082019-04-15 11:32:17 +020024#include <asm/arch-tegra/pmu.h>
Tom Warrenab371962012-09-19 15:50:56 -070025#include <asm/arch-tegra/sys_proto.h>
26#include <asm/arch-tegra/uart.h>
27#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090028#include <asm/arch-tegra/gpu.h>
Simon Glass15023922017-06-12 06:21:39 -060029#include <asm/arch-tegra/usb.h>
30#include <asm/arch-tegra/xusb-padctl.h>
Svyatoslav Ryhel3d745152023-10-03 09:36:45 +030031#ifndef CONFIG_TEGRA186
32#include <asm/arch-tegra/fuse.h>
33#include <asm/arch/gp_padctrl.h>
34#endif
Thierry Reding45ad0b02019-04-15 11:32:18 +020035#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass15023922017-06-12 06:21:39 -060036#include <asm/arch/clock.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020037#endif
Svyatoslav Ryhel13961102023-11-27 11:54:21 +020038#if CONFIG_IS_ENABLED(PINCTRL_TEGRA)
Simon Glass15023922017-06-12 06:21:39 -060039#include <asm/arch/funcmux.h>
40#include <asm/arch/pinmux.h>
Thierry Reding7c0b1502019-04-15 11:32:21 +020041#endif
Simon Glass15023922017-06-12 06:21:39 -060042#include <asm/arch/tegra.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000043#ifdef CONFIG_TEGRA_CLOCK_SCALING
44#include <asm/arch/emc.h>
45#endif
Jimmy Zhanga308d462012-04-10 05:17:06 +000046#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000047
48DECLARE_GLOBAL_DATA_PTR;
49
Simon Glass85ed77d2024-09-29 19:49:46 -060050#ifdef CONFIG_XPL_BUILD
Simon Glass74472ac2014-11-10 17:16:51 -070051/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
Simon Glass1d8364a2020-12-28 20:34:54 -070052U_BOOT_DRVINFO(tegra_gpios) = {
Simon Glass74472ac2014-11-10 17:16:51 -070053 "gpio_tegra"
54};
55#endif
56
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020057__weak void pinmux_init(void) {}
58__weak void pin_mux_usb(void) {}
59__weak void pin_mux_spi(void) {}
Stephen Warrenc044fe22016-09-13 10:45:47 -060060__weak void pin_mux_mmc(void) {}
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020061__weak void gpio_early_init_uart(void) {}
62__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070063__weak void start_cpu_fan(void) {}
Thierry Reding7cef2b22019-04-15 11:32:28 +020064__weak void cboot_late_init(void) {}
Svyatoslav Ryhelb99f3df2023-02-14 19:35:31 +020065__weak void nvidia_board_late_init(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000066
Tom Warren6b33c832014-01-24 12:46:11 -070067#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020068__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000069{
70 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
71}
Tom Warren6b33c832014-01-24 12:46:11 -070072#endif
Lucas Stach04585842012-09-29 10:02:09 +000073
Tom Warren41b68382011-01-27 10:58:05 +000074/*
Wei Ni39d45ed2012-04-02 13:18:58 +000075 * Routine: power_det_init
76 * Description: turn off power detects
77 */
78static void power_det_init(void)
79{
Allen Martin55d98a12012-08-31 08:30:00 +000080#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070081 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000082
83 /* turn off power detects */
84 writel(0, &pmc->pmc_pwr_det_latch);
85 writel(0, &pmc->pmc_pwr_det);
86#endif
87}
Simon Glass675804d2015-04-14 21:03:24 -060088
Simon Glass69c93c72015-04-14 21:03:25 -060089__weak int tegra_board_id(void)
90{
91 return -1;
92}
93
Simon Glass675804d2015-04-14 21:03:24 -060094#ifdef CONFIG_DISPLAY_BOARDINFO
95int checkboard(void)
96{
Simon Glass69c93c72015-04-14 21:03:25 -060097 int board_id = tegra_board_id();
98
Tom Rinica2e1a52022-12-04 10:13:58 -050099 printf("Board: %s", CFG_TEGRA_BOARD_STRING);
Simon Glass69c93c72015-04-14 21:03:25 -0600100 if (board_id != -1)
101 printf(", ID: %d\n", board_id);
102 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -0600103
104 return 0;
105}
106#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +0000107
Simon Glass0cf62dd2015-04-14 21:03:27 -0600108__weak int tegra_lcd_pmic_init(int board_it)
109{
110 return 0;
111}
112
Simon Glass44a68082015-06-05 14:39:42 -0600113__weak int nvidia_board_init(void)
114{
115 return 0;
116}
117
Wei Ni39d45ed2012-04-02 13:18:58 +0000118/*
Tom Warren41b68382011-01-27 10:58:05 +0000119 * Routine: board_init
120 * Description: Early hardware init.
121 */
122int board_init(void)
123{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000124 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600125 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000126
Simon Glass704e60d2011-11-05 04:46:51 +0000127 /* Do clocks and UART first so that printf() works */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200128#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glassc2ea5e42011-09-21 12:40:04 +0000129 clock_init();
130 clock_verify();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200131#endif
Simon Glassc2ea5e42011-09-21 12:40:04 +0000132
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900133 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900134
Simon Glass1121b1b2014-10-13 23:42:13 -0600135#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000136 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000137#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000138
Masahiro Yamadab2c88682017-01-10 13:32:07 +0900139#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc044fe22016-09-13 10:45:47 -0600140 pin_mux_mmc();
141#endif
142
Simon Glasseb210832016-01-30 16:37:48 -0700143 /* Init is handled automatically in the driver-model case */
Simon Glass52cb5042022-10-18 07:46:31 -0600144#if defined(CONFIG_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000145 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700146#endif
Tom Warren41b68382011-01-27 10:58:05 +0000147 /* boot param addr */
148 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000149
150 power_det_init();
151
Simon Glass026fefb2012-10-30 07:28:53 +0000152#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000153# ifdef CONFIG_TEGRA_PMU
154 if (pmu_set_nominal())
155 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000156# ifdef CONFIG_TEGRA_CLOCK_SCALING
157 err = board_emc_init();
158 if (err)
159 debug("Memory controller init failed: %d\n", err);
160# endif
161# endif /* CONFIG_TEGRA_PMU */
Simon Glass026fefb2012-10-30 07:28:53 +0000162#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000163
Simon Glass5d73a8d2012-02-27 10:52:50 +0000164#ifdef CONFIG_USB_EHCI_TEGRA
165 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000166#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200167
Simon Glass52cb5042022-10-18 07:46:31 -0600168#if defined(CONFIG_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600169 board_id = tegra_board_id();
170 err = tegra_lcd_pmic_init(board_id);
Simon Glass9d8271e2017-06-12 06:21:59 -0600171 if (err) {
172 debug("Failed to set up LCD PMIC\n");
Simon Glass0cf62dd2015-04-14 21:03:27 -0600173 return err;
Simon Glass9d8271e2017-06-12 06:21:59 -0600174 }
Simon Glass3e2b2d92016-01-30 16:37:49 -0700175#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000176
Lucas Stach04585842012-09-29 10:02:09 +0000177#ifdef CONFIG_TEGRA_NAND
178 pin_mux_nand();
179#endif
180
Simon Glasscf0c6e22017-07-25 08:29:59 -0600181 tegra_xusb_padctl_init();
Thierry Redingf202e022014-12-09 22:25:09 -0700182
Tom Warren22562a42012-09-04 17:00:24 -0700183#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000184 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
185 warmboot_save_sdram_params();
186
Simon Glass8cc8f612012-04-02 13:18:57 +0000187 /* prepare the WB code to LP0 location */
188 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
189#endif
Svyatoslav Ryhel4f809882023-11-28 09:09:41 +0200190
Simon Glass44a68082015-06-05 14:39:42 -0600191 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000192}
Simon Glassdfcee792011-09-21 12:40:03 +0000193
JC Kuof479aca2020-03-26 16:10:09 -0700194void board_cleanup_before_linux(void)
195{
196 /* power down UPHY PLL */
197 tegra_xusb_padctl_exit();
198}
199
Simon Glassdfcee792011-09-21 12:40:03 +0000200#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000201static void __gpio_early_init(void)
202{
203}
204
205void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
206
Simon Glassdfcee792011-09-21 12:40:03 +0000207int board_early_init_f(void)
208{
Thierry Reding45ad0b02019-04-15 11:32:18 +0200209#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass2b4029a2017-05-31 17:57:16 -0600210 if (!clock_early_init_done())
211 clock_early_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200212#endif
Simon Glass2b4029a2017-05-31 17:57:16 -0600213
Stephen Warren5a44ab42016-01-26 10:59:42 -0700214#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
215#define USBCMD_FS2 (1 << 15)
216 {
217 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
218 writel(USBCMD_FS2, &usbctlr->usb_cmd);
219 }
220#endif
221
Thierry Redingff81d752015-07-28 11:35:53 +0200222 /* Do any special system timer/TSC setup */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200223#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
224# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingff81d752015-07-28 11:35:53 +0200225 if (!tegra_cpu_is_non_secure())
Thierry Reding45ad0b02019-04-15 11:32:18 +0200226# endif
Thierry Redingff81d752015-07-28 11:35:53 +0200227 arch_timer_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200228#endif
Thierry Redingff81d752015-07-28 11:35:53 +0200229
Tom Warren872111a2020-02-28 16:17:07 -0700230#if defined(CONFIG_DISABLE_SDMMC1_EARLY)
231 /*
232 * Turn off (reset/disable) SDMMC1 on Nano here, before GPIO INIT.
233 * We do this because earlier bootloaders have enabled power to
234 * SDMMC1 on Nano, and toggling power-gpio (PZ3) in pinmux_init()
235 * results in power being back-driven into the SD-card and SDMMC1
236 * HW, which is 'bad' as per the HW team.
237 *
238 * From the HW team: "LDO2 from the PMIC has already been set to 3.3v in
239 * nvtboot/CBoot on Nano (for SD-card boot). So when U-Boot's GPIO_INIT
240 * table sets PZ3 to OUT0 as per the pinmux spreadsheet, it turns off
241 * the loadswitch. When PZ3 is 0 and not driving, essentially the SDCard
242 * voltage turns off. Since the SDCard voltage is no longer there, the
243 * SDMMC CLK/DAT lines are backdriving into what essentially is a
244 * powered-off SDCard, that's why the voltage drops from 3.3V to ~1.6V"
245 *
246 * Note that this can probably be removed when we change over to storing
247 * all BL components on QSPI on Nano, and U-Boot then becomes the first
248 * one to turn on SDMMC1 power. Another fix would be to have CBoot
249 * disable power/gate SDMMC1 off before handing off to U-Boot/kernel.
250 */
251 reset_set_enable(PERIPH_ID_SDMMC1, 1);
252 clock_set_enable(PERIPH_ID_SDMMC1, 0);
253#endif /* CONFIG_DISABLE_SDMMC1_EARLY */
254
Tom Warrend32b2a42012-12-11 13:34:17 +0000255 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000256 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000257
258 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000259 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000260 gpio_early_init_uart();
Lucas Stach18561f72012-09-25 20:21:14 +0000261
Simon Glassdfcee792011-09-21 12:40:03 +0000262 return 0;
263}
264#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000265
Svyatoslav Ryhel3d745152023-10-03 09:36:45 +0300266#ifndef CONFIG_TEGRA186
267static void nvidia_board_late_init_generic(void)
268{
269 char serialno_str[17];
270
271 /* Set chip id as serialno */
272 sprintf(serialno_str, "%016llx", tegra_chip_uid());
273 env_set("serial#", serialno_str);
274
275 switch (tegra_get_chip()) {
276 case CHIPID_TEGRA20:
277 env_set("platform", "tegra20");
278 break;
279 case CHIPID_TEGRA30:
280 env_set("platform", "tegra30");
281 break;
282 case CHIPID_TEGRA114:
283 env_set("platform", "tegra114");
284 break;
285 case CHIPID_TEGRA124:
286 env_set("platform", "tegra124");
287 break;
288 case CHIPID_TEGRA210:
289 env_set("platform", "tegra210");
290 break;
291 default:
292 return;
293 }
294}
295#endif
296
Simon Glass4f476f32012-10-17 13:24:52 +0000297int board_late_init(void)
298{
Stephen Warren8d1fb312015-01-19 16:25:52 -0700299#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
300 if (tegra_cpu_is_non_secure()) {
301 printf("CPU is in NS mode\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600302 env_set("cpu_ns_mode", "1");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700303 } else {
Simon Glass6a38e412017-08-03 12:22:09 -0600304 env_set("cpu_ns_mode", "");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700305 }
306#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700307 start_cpu_fan();
Thierry Reding7cef2b22019-04-15 11:32:28 +0200308 cboot_late_init();
Svyatoslav Ryhel3d745152023-10-03 09:36:45 +0300309
310 /*
311 * Perform generic env setup in case
312 * vendor does not provide it.
313 */
314#ifndef CONFIG_TEGRA186
315 nvidia_board_late_init_generic();
316#endif
Svyatoslav Ryhelb99f3df2023-02-14 19:35:31 +0200317 nvidia_board_late_init();
Tom Warrenf3035ca2015-02-20 12:22:22 -0700318
Simon Glass4f476f32012-10-17 13:24:52 +0000319 return 0;
320}
Thierry Reding6d835fa2015-07-27 11:45:24 -0600321
Stephen Warren3ffd0902015-08-07 16:12:45 -0600322/*
323 * In some SW environments, a memory carve-out exists to house a secure
324 * monitor, a trusted OS, and/or various statically allocated media buffers.
325 *
326 * This carveout exists at the highest possible address that is within a
327 * 32-bit physical address space.
328 *
329 * This function returns the total size of this carve-out. At present, the
330 * returned value is hard-coded for simplicity. In the future, it may be
331 * possible to determine the carve-out size:
332 * - By querying some run-time information source, such as:
333 * - A structure passed to U-Boot by earlier boot software.
334 * - SoC registers.
335 * - A call into the secure monitor.
336 * - In the per-board U-Boot configuration header, based on knowledge of the
337 * SW environment that U-Boot is being built for.
338 *
339 * For now, we support two configurations in U-Boot:
340 * - 32-bit ports without any form of carve-out.
341 * - 64 bit ports which are assumed to use a carve-out of a conservatively
342 * hard-coded size.
343 */
344static ulong carveout_size(void)
345{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600346#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600347 return SZ_512M;
Stephen Warrenc12800f2018-06-22 13:03:19 -0600348#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
349 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
350 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena963a782018-07-31 12:38:27 -0600351 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warren3ffd0902015-08-07 16:12:45 -0600352#else
353 return 0;
354#endif
355}
356
357/*
358 * Determine the amount of usable RAM below 4GiB, taking into account any
359 * carve-out that may be assigned.
360 */
361static ulong usable_ram_size_below_4g(void)
362{
363 ulong total_size_below_4g;
364 ulong usable_size_below_4g;
365
366 /*
367 * The total size of RAM below 4GiB is the lesser address of:
368 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
369 * (b) The size RAM physically present in the system.
370 */
371 if (gd->ram_size < SZ_2G)
372 total_size_below_4g = gd->ram_size;
373 else
374 total_size_below_4g = SZ_2G;
375
376 /* Calculate usable RAM by subtracting out any carve-out size */
377 usable_size_below_4g = total_size_below_4g - carveout_size();
378
379 return usable_size_below_4g;
380}
381
382/*
383 * Represent all available RAM in either one or two banks.
384 *
385 * The first bank describes any usable RAM below 4GiB.
386 * The second bank describes any RAM above 4GiB.
387 *
388 * This split is driven by the following requirements:
389 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
390 * property for memory below and above the 4GiB boundary. The layout of that
391 * DT property is directly driven by the entries in the U-Boot bank array.
392 * - The potential existence of a carve-out at the end of RAM below 4GiB can
393 * only be represented using multiple banks.
394 *
395 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
396 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
397 * command-line.
398 *
399 * This does mean that the DT U-Boot passes to the Linux kernel will not
400 * include this RAM in /memory/reg at all. An alternative would be to include
401 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
402 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
403 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
404 * mapping, so either way is acceptable.
405 *
406 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
407 * start address of that bank cannot be represented in the 32-bit .size
408 * field.
409 */
Simon Glass2f949c32017-03-31 08:40:32 -0600410int dram_init_banksize(void)
Stephen Warren3ffd0902015-08-07 16:12:45 -0600411{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200412 int err;
413
414 /* try to compute DRAM bank size based on cboot DTB first */
415 err = cboot_dram_init_banksize();
416 if (err == 0)
417 return err;
418
419 /* fall back to default DRAM bank size computation */
420
Tom Rinibb4dd962022-11-16 13:10:37 -0500421 gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600422 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
423
424#ifdef CONFIG_PHYS_64BIT
425 if (gd->ram_size > SZ_2G) {
426 gd->bd->bi_dram[1].start = 0x100000000;
427 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
428 } else
429#endif
430 {
431 gd->bd->bi_dram[1].start = 0;
432 gd->bd->bi_dram[1].size = 0;
433 }
Simon Glass2f949c32017-03-31 08:40:32 -0600434
435 return 0;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600436}
437
Thierry Reding6d835fa2015-07-27 11:45:24 -0600438/*
439 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
440 * 32-bits of the physical address space. Cap the maximum usable RAM area
441 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600442 * boundary that most devices can address. Also, don't let U-Boot use any
443 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600444 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600445 * This function is called before dram_init_banksize(), so we can't simply
446 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600447 */
Heinrich Schuchardt51a9aac2023-08-12 20:16:58 +0200448phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
Thierry Reding6d835fa2015-07-27 11:45:24 -0600449{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200450 ulong ram_top;
451
452 /* try to get top of usable RAM based on cboot DTB first */
453 ram_top = cboot_get_usable_ram_top(total_size);
454 if (ram_top > 0)
455 return ram_top;
456
457 /* fall back to default usable RAM computation */
458
Tom Rinibb4dd962022-11-16 13:10:37 -0500459 return CFG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600460}
Svyatoslav Ryhelf1e83772024-08-03 20:01:29 +0300461
462#if IS_ENABLED(CONFIG_DTB_RESELECT)
463int embedded_dtb_select(void)
464{
465 int ret, rescan;
466
467 ret = fdtdec_resetup(&rescan);
468 if (!ret && rescan) {
469 dm_uninit();
470 dm_init_and_scan(true);
471 }
472
473 return 0;
474}
475#endif