blob: ce1c9346959d3844baf1c37ba184961109d5735a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren41b68382011-01-27 10:58:05 +00005 */
6
7#include <common.h>
Simon Glass74472ac2014-11-10 17:16:51 -07008#include <dm.h>
Stephen Warren59561ff2018-08-30 15:43:44 -06009#include <efi_loader.h>
Simon Glass0655c912015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren41b68382011-01-27 10:58:05 +000011#include <ns16550.h>
Simon Glass15023922017-06-12 06:21:39 -060012#include <usb.h>
Tom Warren41b68382011-01-27 10:58:05 +000013#include <asm/io.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070014#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070015#include <asm/arch-tegra/board.h>
16#include <asm/arch-tegra/clk_rst.h>
17#include <asm/arch-tegra/pmc.h>
Thierry Redingcf390082019-04-15 11:32:17 +020018#include <asm/arch-tegra/pmu.h>
Tom Warrenab371962012-09-19 15:50:56 -070019#include <asm/arch-tegra/sys_proto.h>
20#include <asm/arch-tegra/uart.h>
21#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090022#include <asm/arch-tegra/gpu.h>
Simon Glass15023922017-06-12 06:21:39 -060023#include <asm/arch-tegra/usb.h>
24#include <asm/arch-tegra/xusb-padctl.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020025#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass15023922017-06-12 06:21:39 -060026#include <asm/arch/clock.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020027#endif
Thierry Reding7c0b1502019-04-15 11:32:21 +020028#if IS_ENABLED(CONFIG_TEGRA_PINCTRL)
Simon Glass15023922017-06-12 06:21:39 -060029#include <asm/arch/funcmux.h>
30#include <asm/arch/pinmux.h>
Thierry Reding7c0b1502019-04-15 11:32:21 +020031#endif
Simon Glass15023922017-06-12 06:21:39 -060032#include <asm/arch/tegra.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000033#ifdef CONFIG_TEGRA_CLOCK_SCALING
34#include <asm/arch/emc.h>
35#endif
Jimmy Zhanga308d462012-04-10 05:17:06 +000036#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000037
38DECLARE_GLOBAL_DATA_PTR;
39
Simon Glass74472ac2014-11-10 17:16:51 -070040#ifdef CONFIG_SPL_BUILD
41/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
42U_BOOT_DEVICE(tegra_gpios) = {
43 "gpio_tegra"
44};
45#endif
46
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020047__weak void pinmux_init(void) {}
48__weak void pin_mux_usb(void) {}
49__weak void pin_mux_spi(void) {}
Stephen Warrenc044fe22016-09-13 10:45:47 -060050__weak void pin_mux_mmc(void) {}
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020051__weak void gpio_early_init_uart(void) {}
52__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070053__weak void start_cpu_fan(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000054
Tom Warren6b33c832014-01-24 12:46:11 -070055#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020056__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000057{
58 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
59}
Tom Warren6b33c832014-01-24 12:46:11 -070060#endif
Lucas Stach04585842012-09-29 10:02:09 +000061
Tom Warren41b68382011-01-27 10:58:05 +000062/*
Wei Ni39d45ed2012-04-02 13:18:58 +000063 * Routine: power_det_init
64 * Description: turn off power detects
65 */
66static void power_det_init(void)
67{
Allen Martin55d98a12012-08-31 08:30:00 +000068#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070069 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000070
71 /* turn off power detects */
72 writel(0, &pmc->pmc_pwr_det_latch);
73 writel(0, &pmc->pmc_pwr_det);
74#endif
75}
Simon Glass675804d2015-04-14 21:03:24 -060076
Simon Glass69c93c72015-04-14 21:03:25 -060077__weak int tegra_board_id(void)
78{
79 return -1;
80}
81
Simon Glass675804d2015-04-14 21:03:24 -060082#ifdef CONFIG_DISPLAY_BOARDINFO
83int checkboard(void)
84{
Simon Glass69c93c72015-04-14 21:03:25 -060085 int board_id = tegra_board_id();
86
87 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
88 if (board_id != -1)
89 printf(", ID: %d\n", board_id);
90 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -060091
92 return 0;
93}
94#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +000095
Simon Glass0cf62dd2015-04-14 21:03:27 -060096__weak int tegra_lcd_pmic_init(int board_it)
97{
98 return 0;
99}
100
Simon Glass44a68082015-06-05 14:39:42 -0600101__weak int nvidia_board_init(void)
102{
103 return 0;
104}
105
Wei Ni39d45ed2012-04-02 13:18:58 +0000106/*
Tom Warren41b68382011-01-27 10:58:05 +0000107 * Routine: board_init
108 * Description: Early hardware init.
109 */
110int board_init(void)
111{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000112 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600113 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000114
Simon Glass704e60d2011-11-05 04:46:51 +0000115 /* Do clocks and UART first so that printf() works */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200116#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glassc2ea5e42011-09-21 12:40:04 +0000117 clock_init();
118 clock_verify();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200119#endif
Simon Glassc2ea5e42011-09-21 12:40:04 +0000120
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900121 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900122
Simon Glass1121b1b2014-10-13 23:42:13 -0600123#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000124 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000125#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000126
Masahiro Yamadab2c88682017-01-10 13:32:07 +0900127#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc044fe22016-09-13 10:45:47 -0600128 pin_mux_mmc();
129#endif
130
Simon Glasseb210832016-01-30 16:37:48 -0700131 /* Init is handled automatically in the driver-model case */
Simon Glassd5f36132016-01-30 16:38:02 -0700132#if defined(CONFIG_DM_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000133 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700134#endif
Tom Warren41b68382011-01-27 10:58:05 +0000135 /* boot param addr */
136 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000137
138 power_det_init();
139
Simon Glass026fefb2012-10-30 07:28:53 +0000140#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000141# ifdef CONFIG_TEGRA_PMU
142 if (pmu_set_nominal())
143 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000144# ifdef CONFIG_TEGRA_CLOCK_SCALING
145 err = board_emc_init();
146 if (err)
147 debug("Memory controller init failed: %d\n", err);
148# endif
149# endif /* CONFIG_TEGRA_PMU */
Simon Glass026fefb2012-10-30 07:28:53 +0000150#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000151
Simon Glass5d73a8d2012-02-27 10:52:50 +0000152#ifdef CONFIG_USB_EHCI_TEGRA
153 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000154#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200155
Simon Glassd5f36132016-01-30 16:38:02 -0700156#if defined(CONFIG_DM_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600157 board_id = tegra_board_id();
158 err = tegra_lcd_pmic_init(board_id);
Simon Glass9d8271e2017-06-12 06:21:59 -0600159 if (err) {
160 debug("Failed to set up LCD PMIC\n");
Simon Glass0cf62dd2015-04-14 21:03:27 -0600161 return err;
Simon Glass9d8271e2017-06-12 06:21:59 -0600162 }
Simon Glass3e2b2d92016-01-30 16:37:49 -0700163#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000164
Lucas Stach04585842012-09-29 10:02:09 +0000165#ifdef CONFIG_TEGRA_NAND
166 pin_mux_nand();
167#endif
168
Simon Glasscf0c6e22017-07-25 08:29:59 -0600169 tegra_xusb_padctl_init();
Thierry Redingf202e022014-12-09 22:25:09 -0700170
Tom Warren22562a42012-09-04 17:00:24 -0700171#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000172 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
173 warmboot_save_sdram_params();
174
Simon Glass8cc8f612012-04-02 13:18:57 +0000175 /* prepare the WB code to LP0 location */
176 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
177#endif
Simon Glass44a68082015-06-05 14:39:42 -0600178 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000179}
Simon Glassdfcee792011-09-21 12:40:03 +0000180
181#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000182static void __gpio_early_init(void)
183{
184}
185
186void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
187
Simon Glassdfcee792011-09-21 12:40:03 +0000188int board_early_init_f(void)
189{
Thierry Reding45ad0b02019-04-15 11:32:18 +0200190#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass2b4029a2017-05-31 17:57:16 -0600191 if (!clock_early_init_done())
192 clock_early_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200193#endif
Simon Glass2b4029a2017-05-31 17:57:16 -0600194
Stephen Warren5a44ab42016-01-26 10:59:42 -0700195#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
196#define USBCMD_FS2 (1 << 15)
197 {
198 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
199 writel(USBCMD_FS2, &usbctlr->usb_cmd);
200 }
201#endif
202
Thierry Redingff81d752015-07-28 11:35:53 +0200203 /* Do any special system timer/TSC setup */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200204#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
205# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingff81d752015-07-28 11:35:53 +0200206 if (!tegra_cpu_is_non_secure())
Thierry Reding45ad0b02019-04-15 11:32:18 +0200207# endif
Thierry Redingff81d752015-07-28 11:35:53 +0200208 arch_timer_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200209#endif
Thierry Redingff81d752015-07-28 11:35:53 +0200210
Tom Warrend32b2a42012-12-11 13:34:17 +0000211 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000212 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000213
214 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000215 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000216 gpio_early_init_uart();
Lucas Stach18561f72012-09-25 20:21:14 +0000217
Simon Glassdfcee792011-09-21 12:40:03 +0000218 return 0;
219}
220#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000221
222int board_late_init(void)
223{
Stephen Warren59561ff2018-08-30 15:43:44 -0600224#if CONFIG_IS_ENABLED(EFI_LOADER)
225 if (gd->bd->bi_dram[1].start) {
226 /*
227 * Only bank 0 is below board_get_usable_ram_top(), so all of
228 * bank 1 is not mapped by the U-Boot MMU configuration, and so
229 * we must prevent EFI from using it.
230 */
231 efi_add_memory_map(gd->bd->bi_dram[1].start,
232 gd->bd->bi_dram[1].size >> EFI_PAGE_SHIFT,
233 EFI_BOOT_SERVICES_DATA, false);
234 }
235#endif
236
Stephen Warren8d1fb312015-01-19 16:25:52 -0700237#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
238 if (tegra_cpu_is_non_secure()) {
239 printf("CPU is in NS mode\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600240 env_set("cpu_ns_mode", "1");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700241 } else {
Simon Glass6a38e412017-08-03 12:22:09 -0600242 env_set("cpu_ns_mode", "");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700243 }
244#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700245 start_cpu_fan();
246
Simon Glass4f476f32012-10-17 13:24:52 +0000247 return 0;
248}
Thierry Reding6d835fa2015-07-27 11:45:24 -0600249
Stephen Warren3ffd0902015-08-07 16:12:45 -0600250/*
251 * In some SW environments, a memory carve-out exists to house a secure
252 * monitor, a trusted OS, and/or various statically allocated media buffers.
253 *
254 * This carveout exists at the highest possible address that is within a
255 * 32-bit physical address space.
256 *
257 * This function returns the total size of this carve-out. At present, the
258 * returned value is hard-coded for simplicity. In the future, it may be
259 * possible to determine the carve-out size:
260 * - By querying some run-time information source, such as:
261 * - A structure passed to U-Boot by earlier boot software.
262 * - SoC registers.
263 * - A call into the secure monitor.
264 * - In the per-board U-Boot configuration header, based on knowledge of the
265 * SW environment that U-Boot is being built for.
266 *
267 * For now, we support two configurations in U-Boot:
268 * - 32-bit ports without any form of carve-out.
269 * - 64 bit ports which are assumed to use a carve-out of a conservatively
270 * hard-coded size.
271 */
272static ulong carveout_size(void)
273{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600274#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600275 return SZ_512M;
Stephen Warrenc12800f2018-06-22 13:03:19 -0600276#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
277 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
278 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena963a782018-07-31 12:38:27 -0600279 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warren3ffd0902015-08-07 16:12:45 -0600280#else
281 return 0;
282#endif
283}
284
285/*
286 * Determine the amount of usable RAM below 4GiB, taking into account any
287 * carve-out that may be assigned.
288 */
289static ulong usable_ram_size_below_4g(void)
290{
291 ulong total_size_below_4g;
292 ulong usable_size_below_4g;
293
294 /*
295 * The total size of RAM below 4GiB is the lesser address of:
296 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
297 * (b) The size RAM physically present in the system.
298 */
299 if (gd->ram_size < SZ_2G)
300 total_size_below_4g = gd->ram_size;
301 else
302 total_size_below_4g = SZ_2G;
303
304 /* Calculate usable RAM by subtracting out any carve-out size */
305 usable_size_below_4g = total_size_below_4g - carveout_size();
306
307 return usable_size_below_4g;
308}
309
310/*
311 * Represent all available RAM in either one or two banks.
312 *
313 * The first bank describes any usable RAM below 4GiB.
314 * The second bank describes any RAM above 4GiB.
315 *
316 * This split is driven by the following requirements:
317 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
318 * property for memory below and above the 4GiB boundary. The layout of that
319 * DT property is directly driven by the entries in the U-Boot bank array.
320 * - The potential existence of a carve-out at the end of RAM below 4GiB can
321 * only be represented using multiple banks.
322 *
323 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
324 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
325 * command-line.
326 *
327 * This does mean that the DT U-Boot passes to the Linux kernel will not
328 * include this RAM in /memory/reg at all. An alternative would be to include
329 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
330 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
331 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
332 * mapping, so either way is acceptable.
333 *
334 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
335 * start address of that bank cannot be represented in the 32-bit .size
336 * field.
337 */
Simon Glass2f949c32017-03-31 08:40:32 -0600338int dram_init_banksize(void)
Stephen Warren3ffd0902015-08-07 16:12:45 -0600339{
340 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
341 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
342
Simon Glass46fcfc12015-11-19 20:27:02 -0700343#ifdef CONFIG_PCI
344 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
345#endif
346
Stephen Warren3ffd0902015-08-07 16:12:45 -0600347#ifdef CONFIG_PHYS_64BIT
348 if (gd->ram_size > SZ_2G) {
349 gd->bd->bi_dram[1].start = 0x100000000;
350 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
351 } else
352#endif
353 {
354 gd->bd->bi_dram[1].start = 0;
355 gd->bd->bi_dram[1].size = 0;
356 }
Simon Glass2f949c32017-03-31 08:40:32 -0600357
358 return 0;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600359}
360
Thierry Reding6d835fa2015-07-27 11:45:24 -0600361/*
362 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
363 * 32-bits of the physical address space. Cap the maximum usable RAM area
364 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600365 * boundary that most devices can address. Also, don't let U-Boot use any
366 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600367 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600368 * This function is called before dram_init_banksize(), so we can't simply
369 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600370 */
371ulong board_get_usable_ram_top(ulong total_size)
372{
Stephen Warren3ffd0902015-08-07 16:12:45 -0600373 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600374}