blob: c03f3e2052a2f8e0b265f11b8b37612dd81eb4ed [file] [log] [blame]
Tom Warren41b68382011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00006 */
7
8#include <common.h>
Simon Glass74472ac2014-11-10 17:16:51 -07009#include <dm.h>
Simon Glass0655c912015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren41b68382011-01-27 10:58:05 +000011#include <ns16550.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000012#include <linux/compiler.h>
Stephen Warren3ffd0902015-08-07 16:12:45 -060013#include <linux/sizes.h>
Tom Warren41b68382011-01-27 10:58:05 +000014#include <asm/io.h>
Simon Glass16134fd2011-08-30 06:23:13 +000015#include <asm/arch/clock.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000016#ifdef CONFIG_LCD
Simon Glass4f476f32012-10-17 13:24:52 +000017#include <asm/arch/display.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000018#endif
Lucas Stach04585842012-09-29 10:02:09 +000019#include <asm/arch/funcmux.h>
Tom Warren41b68382011-01-27 10:58:05 +000020#include <asm/arch/pinmux.h>
Simon Glasse772be82012-04-02 13:18:54 +000021#include <asm/arch/pmu.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000022#ifdef CONFIG_PWM_TEGRA
Simon Glass1564f342012-10-17 13:24:49 +000023#include <asm/arch/pwm.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000024#endif
Tom Warrenab371962012-09-19 15:50:56 -070025#include <asm/arch/tegra.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070026#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070027#include <asm/arch-tegra/board.h>
28#include <asm/arch-tegra/clk_rst.h>
29#include <asm/arch-tegra/pmc.h>
30#include <asm/arch-tegra/sys_proto.h>
31#include <asm/arch-tegra/uart.h>
32#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090033#include <asm/arch-tegra/gpu.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000034#ifdef CONFIG_TEGRA_CLOCK_SCALING
35#include <asm/arch/emc.h>
36#endif
Lucas Stach26c32162013-02-07 07:16:29 +000037#include <asm/arch-tegra/usb.h>
Stephen Warren5a44ab42016-01-26 10:59:42 -070038#ifdef CONFIG_USB_EHCI_TEGRA
Mateusz Zalegad862f892013-10-04 19:22:26 +020039#include <usb.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000040#endif
Tom Warren9745cf82013-02-21 12:31:30 +000041#ifdef CONFIG_TEGRA_MMC
Tom Warrenf5d874d2013-02-26 12:26:55 -070042#include <asm/arch-tegra/tegra_mmc.h>
Tom Warren9745cf82013-02-21 12:31:30 +000043#include <asm/arch-tegra/mmc.h>
44#endif
Thierry Redingf202e022014-12-09 22:25:09 -070045#include <asm/arch-tegra/xusb-padctl.h>
Simon Glass0655c912015-04-14 21:03:28 -060046#include <power/as3722.h>
Simon Glass87cc3d12012-02-03 15:13:57 +000047#include <i2c.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000048#include <spi.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000049#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000050
51DECLARE_GLOBAL_DATA_PTR;
52
Simon Glass74472ac2014-11-10 17:16:51 -070053#ifdef CONFIG_SPL_BUILD
54/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
55U_BOOT_DEVICE(tegra_gpios) = {
56 "gpio_tegra"
57};
58#endif
59
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020060__weak void pinmux_init(void) {}
61__weak void pin_mux_usb(void) {}
62__weak void pin_mux_spi(void) {}
63__weak void gpio_early_init_uart(void) {}
64__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070065__weak void start_cpu_fan(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000066
Tom Warren6b33c832014-01-24 12:46:11 -070067#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020068__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000069{
70 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
71}
Tom Warren6b33c832014-01-24 12:46:11 -070072#endif
Lucas Stach04585842012-09-29 10:02:09 +000073
Tom Warren41b68382011-01-27 10:58:05 +000074/*
Wei Ni39d45ed2012-04-02 13:18:58 +000075 * Routine: power_det_init
76 * Description: turn off power detects
77 */
78static void power_det_init(void)
79{
Allen Martin55d98a12012-08-31 08:30:00 +000080#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070081 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000082
83 /* turn off power detects */
84 writel(0, &pmc->pmc_pwr_det_latch);
85 writel(0, &pmc->pmc_pwr_det);
86#endif
87}
Simon Glass675804d2015-04-14 21:03:24 -060088
Simon Glass69c93c72015-04-14 21:03:25 -060089__weak int tegra_board_id(void)
90{
91 return -1;
92}
93
Simon Glass675804d2015-04-14 21:03:24 -060094#ifdef CONFIG_DISPLAY_BOARDINFO
95int checkboard(void)
96{
Simon Glass69c93c72015-04-14 21:03:25 -060097 int board_id = tegra_board_id();
98
99 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
100 if (board_id != -1)
101 printf(", ID: %d\n", board_id);
102 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -0600103
104 return 0;
105}
106#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +0000107
Simon Glass0cf62dd2015-04-14 21:03:27 -0600108__weak int tegra_lcd_pmic_init(int board_it)
109{
110 return 0;
111}
112
Simon Glass44a68082015-06-05 14:39:42 -0600113__weak int nvidia_board_init(void)
114{
115 return 0;
116}
117
Wei Ni39d45ed2012-04-02 13:18:58 +0000118/*
Tom Warren41b68382011-01-27 10:58:05 +0000119 * Routine: board_init
120 * Description: Early hardware init.
121 */
122int board_init(void)
123{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000124 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600125 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000126
Simon Glass704e60d2011-11-05 04:46:51 +0000127 /* Do clocks and UART first so that printf() works */
Simon Glassc2ea5e42011-09-21 12:40:04 +0000128 clock_init();
129 clock_verify();
130
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900131 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900132
Simon Glass1121b1b2014-10-13 23:42:13 -0600133#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000134 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000135#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000136
Simon Glasseb210832016-01-30 16:37:48 -0700137 /* Init is handled automatically in the driver-model case */
138#if defined(CONFIG_PWM_TEGRA) && !defined(CONFIG_PWM)
Simon Glass1564f342012-10-17 13:24:49 +0000139 if (pwm_init(gd->fdt_blob))
140 debug("%s: Failed to init pwm\n", __func__);
141#endif
Simon Glass3e2b2d92016-01-30 16:37:49 -0700142#if defined(CONFIG_LCD) || defined(CONFIG_DM_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000143 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700144#endif
145#ifdef CONFIG_LCD
Simon Glass4f476f32012-10-17 13:24:52 +0000146 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
147#endif
Tom Warren41b68382011-01-27 10:58:05 +0000148 /* boot param addr */
149 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000150
151 power_det_init();
152
Simon Glass026fefb2012-10-30 07:28:53 +0000153#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000154# ifdef CONFIG_TEGRA_PMU
155 if (pmu_set_nominal())
156 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000157# ifdef CONFIG_TEGRA_CLOCK_SCALING
158 err = board_emc_init();
159 if (err)
160 debug("Memory controller init failed: %d\n", err);
161# endif
162# endif /* CONFIG_TEGRA_PMU */
Simon Glass0655c912015-04-14 21:03:28 -0600163#ifdef CONFIG_AS3722_POWER
164 err = as3722_init(NULL);
165 if (err && err != -ENODEV)
166 return err;
167#endif
Simon Glass026fefb2012-10-30 07:28:53 +0000168#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000169
Simon Glass5d73a8d2012-02-27 10:52:50 +0000170#ifdef CONFIG_USB_EHCI_TEGRA
171 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000172#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200173
Simon Glass3e2b2d92016-01-30 16:37:49 -0700174#if defined(CONFIG_LCD) || defined(CONFIG_DM_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600175 board_id = tegra_board_id();
176 err = tegra_lcd_pmic_init(board_id);
177 if (err)
178 return err;
Simon Glass3e2b2d92016-01-30 16:37:49 -0700179#endif
180#ifdef CONFIG_LCD
Simon Glass4f476f32012-10-17 13:24:52 +0000181 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
182#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000183
Lucas Stach04585842012-09-29 10:02:09 +0000184#ifdef CONFIG_TEGRA_NAND
185 pin_mux_nand();
186#endif
187
Thierry Redingf202e022014-12-09 22:25:09 -0700188 tegra_xusb_padctl_init(gd->fdt_blob);
189
Tom Warren22562a42012-09-04 17:00:24 -0700190#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000191 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
192 warmboot_save_sdram_params();
193
Simon Glass8cc8f612012-04-02 13:18:57 +0000194 /* prepare the WB code to LP0 location */
195 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
196#endif
Simon Glass44a68082015-06-05 14:39:42 -0600197 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000198}
Simon Glassdfcee792011-09-21 12:40:03 +0000199
200#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000201static void __gpio_early_init(void)
202{
203}
204
205void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
206
Simon Glassdfcee792011-09-21 12:40:03 +0000207int board_early_init_f(void)
208{
Stephen Warren5a44ab42016-01-26 10:59:42 -0700209#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
210#define USBCMD_FS2 (1 << 15)
211 {
212 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
213 writel(USBCMD_FS2, &usbctlr->usb_cmd);
214 }
215#endif
216
Thierry Redingff81d752015-07-28 11:35:53 +0200217 /* Do any special system timer/TSC setup */
218#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
219 if (!tegra_cpu_is_non_secure())
220#endif
221 arch_timer_init();
222
Tom Warrend32b2a42012-12-11 13:34:17 +0000223 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000224 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000225
226 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000227 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000228 gpio_early_init_uart();
Simon Glass4f476f32012-10-17 13:24:52 +0000229#ifdef CONFIG_LCD
230 tegra_lcd_early_init(gd->fdt_blob);
231#endif
Lucas Stach18561f72012-09-25 20:21:14 +0000232
Simon Glassdfcee792011-09-21 12:40:03 +0000233 return 0;
234}
235#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000236
237int board_late_init(void)
238{
239#ifdef CONFIG_LCD
240 /* Make sure we finish initing the LCD */
241 tegra_lcd_check_next_stage(gd->fdt_blob, 1);
242#endif
Stephen Warren8d1fb312015-01-19 16:25:52 -0700243#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
244 if (tegra_cpu_is_non_secure()) {
245 printf("CPU is in NS mode\n");
246 setenv("cpu_ns_mode", "1");
247 } else {
248 setenv("cpu_ns_mode", "");
249 }
250#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700251 start_cpu_fan();
252
Simon Glass4f476f32012-10-17 13:24:52 +0000253 return 0;
254}
Tom Warren9745cf82013-02-21 12:31:30 +0000255
256#if defined(CONFIG_TEGRA_MMC)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +0200257__weak void pin_mux_mmc(void)
Tom Warren9745cf82013-02-21 12:31:30 +0000258{
259}
260
Tom Warren9745cf82013-02-21 12:31:30 +0000261/* this is a weak define that we are overriding */
262int board_mmc_init(bd_t *bd)
263{
264 debug("%s called\n", __func__);
265
266 /* Enable muxes, etc. for SDMMC controllers */
267 pin_mux_mmc();
268
269 debug("%s: init MMC\n", __func__);
270 tegra_mmc_init();
271
272 return 0;
273}
Tom Warrenf5d874d2013-02-26 12:26:55 -0700274
275void pad_init_mmc(struct mmc_host *host)
276{
277#if defined(CONFIG_TEGRA30)
278 enum periph_id id = host->mmc_id;
279 u32 val;
280
281 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
282 (unsigned int)host->reg, id);
283
284 /* Set the pad drive strength for SDMMC1 or 3 only */
285 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
286 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
287 __func__);
288 return;
289 }
290
291 val = readl(&host->reg->sdmemcmppadctl);
292 val &= 0xFFFFFFF0;
293 val |= MEMCOMP_PADCTRL_VREF;
294 writel(val, &host->reg->sdmemcmppadctl);
295
296 val = readl(&host->reg->autocalcfg);
297 val &= 0xFFFF0000;
298 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
299 writel(val, &host->reg->autocalcfg);
300#endif /* T30 */
301}
302#endif /* MMC */
Thierry Reding6d835fa2015-07-27 11:45:24 -0600303
Stephen Warren3ffd0902015-08-07 16:12:45 -0600304/*
305 * In some SW environments, a memory carve-out exists to house a secure
306 * monitor, a trusted OS, and/or various statically allocated media buffers.
307 *
308 * This carveout exists at the highest possible address that is within a
309 * 32-bit physical address space.
310 *
311 * This function returns the total size of this carve-out. At present, the
312 * returned value is hard-coded for simplicity. In the future, it may be
313 * possible to determine the carve-out size:
314 * - By querying some run-time information source, such as:
315 * - A structure passed to U-Boot by earlier boot software.
316 * - SoC registers.
317 * - A call into the secure monitor.
318 * - In the per-board U-Boot configuration header, based on knowledge of the
319 * SW environment that U-Boot is being built for.
320 *
321 * For now, we support two configurations in U-Boot:
322 * - 32-bit ports without any form of carve-out.
323 * - 64 bit ports which are assumed to use a carve-out of a conservatively
324 * hard-coded size.
325 */
326static ulong carveout_size(void)
327{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600328#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600329 return SZ_512M;
330#else
331 return 0;
332#endif
333}
334
335/*
336 * Determine the amount of usable RAM below 4GiB, taking into account any
337 * carve-out that may be assigned.
338 */
339static ulong usable_ram_size_below_4g(void)
340{
341 ulong total_size_below_4g;
342 ulong usable_size_below_4g;
343
344 /*
345 * The total size of RAM below 4GiB is the lesser address of:
346 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
347 * (b) The size RAM physically present in the system.
348 */
349 if (gd->ram_size < SZ_2G)
350 total_size_below_4g = gd->ram_size;
351 else
352 total_size_below_4g = SZ_2G;
353
354 /* Calculate usable RAM by subtracting out any carve-out size */
355 usable_size_below_4g = total_size_below_4g - carveout_size();
356
357 return usable_size_below_4g;
358}
359
360/*
361 * Represent all available RAM in either one or two banks.
362 *
363 * The first bank describes any usable RAM below 4GiB.
364 * The second bank describes any RAM above 4GiB.
365 *
366 * This split is driven by the following requirements:
367 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
368 * property for memory below and above the 4GiB boundary. The layout of that
369 * DT property is directly driven by the entries in the U-Boot bank array.
370 * - The potential existence of a carve-out at the end of RAM below 4GiB can
371 * only be represented using multiple banks.
372 *
373 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
374 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
375 * command-line.
376 *
377 * This does mean that the DT U-Boot passes to the Linux kernel will not
378 * include this RAM in /memory/reg at all. An alternative would be to include
379 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
380 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
381 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
382 * mapping, so either way is acceptable.
383 *
384 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
385 * start address of that bank cannot be represented in the 32-bit .size
386 * field.
387 */
388void dram_init_banksize(void)
389{
390 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
391 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
392
Simon Glass46fcfc12015-11-19 20:27:02 -0700393#ifdef CONFIG_PCI
394 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
395#endif
396
Stephen Warren3ffd0902015-08-07 16:12:45 -0600397#ifdef CONFIG_PHYS_64BIT
398 if (gd->ram_size > SZ_2G) {
399 gd->bd->bi_dram[1].start = 0x100000000;
400 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
401 } else
402#endif
403 {
404 gd->bd->bi_dram[1].start = 0;
405 gd->bd->bi_dram[1].size = 0;
406 }
407}
408
Thierry Reding6d835fa2015-07-27 11:45:24 -0600409/*
410 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
411 * 32-bits of the physical address space. Cap the maximum usable RAM area
412 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600413 * boundary that most devices can address. Also, don't let U-Boot use any
414 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600415 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600416 * This function is called before dram_init_banksize(), so we can't simply
417 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600418 */
419ulong board_get_usable_ram_top(ulong total_size)
420{
Stephen Warren3ffd0902015-08-07 16:12:45 -0600421 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600422}
Alexandre Courbot91aeab02015-10-19 13:57:02 +0900423
424/*
425 * This function is called right before the kernel is booted. "blob" is the
426 * device tree that will be passed to the kernel.
427 */
428int ft_system_setup(void *blob, bd_t *bd)
429{
430 const char *gpu_path =
431#if defined(CONFIG_TEGRA124) || defined(CONFIG_TEGRA210)
432 "/gpu@0,57000000";
433#else
434 NULL;
435#endif
436
437 /* Enable GPU node if GPU setup has been performed */
438 if (gpu_path != NULL)
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900439 return tegra_gpu_enable_node(blob, gpu_path);
Alexandre Courbot91aeab02015-10-19 13:57:02 +0900440
441 return 0;
442}