blob: 5f72c02572571f9de61a494cdf35a6ce6f93758b [file] [log] [blame]
Tom Warren41b68382011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00006 */
7
8#include <common.h>
9#include <ns16550.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000010#include <linux/compiler.h>
Tom Warren41b68382011-01-27 10:58:05 +000011#include <asm/io.h>
Simon Glass16134fd2011-08-30 06:23:13 +000012#include <asm/arch/clock.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000013#ifdef CONFIG_LCD
Simon Glass4f476f32012-10-17 13:24:52 +000014#include <asm/arch/display.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000015#endif
Lucas Stach04585842012-09-29 10:02:09 +000016#include <asm/arch/funcmux.h>
Tom Warren41b68382011-01-27 10:58:05 +000017#include <asm/arch/pinmux.h>
Simon Glasse772be82012-04-02 13:18:54 +000018#include <asm/arch/pmu.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000019#ifdef CONFIG_PWM_TEGRA
Simon Glass1564f342012-10-17 13:24:49 +000020#include <asm/arch/pwm.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000021#endif
Tom Warrenab371962012-09-19 15:50:56 -070022#include <asm/arch/tegra.h>
Tom Warrenab371962012-09-19 15:50:56 -070023#include <asm/arch-tegra/board.h>
24#include <asm/arch-tegra/clk_rst.h>
25#include <asm/arch-tegra/pmc.h>
26#include <asm/arch-tegra/sys_proto.h>
27#include <asm/arch-tegra/uart.h>
28#include <asm/arch-tegra/warmboot.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000029#ifdef CONFIG_TEGRA_CLOCK_SCALING
30#include <asm/arch/emc.h>
31#endif
32#ifdef CONFIG_USB_EHCI_TEGRA
Lucas Stach26c32162013-02-07 07:16:29 +000033#include <asm/arch-tegra/usb.h>
Jim Lin2fefb8b2013-06-21 19:05:47 +080034#include <asm/arch/usb.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000035#endif
Tom Warren9745cf82013-02-21 12:31:30 +000036#ifdef CONFIG_TEGRA_MMC
Tom Warrenf5d874d2013-02-26 12:26:55 -070037#include <asm/arch-tegra/tegra_mmc.h>
Tom Warren9745cf82013-02-21 12:31:30 +000038#include <asm/arch-tegra/mmc.h>
39#endif
Simon Glass87cc3d12012-02-03 15:13:57 +000040#include <i2c.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000041#include <spi.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000042#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000043
44DECLARE_GLOBAL_DATA_PTR;
45
Tom Warren22562a42012-09-04 17:00:24 -070046const struct tegra_sysinfo sysinfo = {
47 CONFIG_TEGRA_BOARD_STRING
Tom Warren41b68382011-01-27 10:58:05 +000048};
49
Allen Martin74753a82012-08-31 08:30:08 +000050#ifndef CONFIG_SPL_BUILD
Tom Warren41b68382011-01-27 10:58:05 +000051/*
52 * Routine: timer_init
53 * Description: init the timestamp and lastinc value
54 */
55int timer_init(void)
56{
Tom Warren41b68382011-01-27 10:58:05 +000057 return 0;
58}
Allen Martin74753a82012-08-31 08:30:08 +000059#endif
Tom Warren41b68382011-01-27 10:58:05 +000060
Simon Glass5d73a8d2012-02-27 10:52:50 +000061void __pin_mux_usb(void)
62{
63}
64
65void pin_mux_usb(void) __attribute__((weak, alias("__pin_mux_usb")));
66
Stephen Warrend2f67fe2012-06-12 08:33:40 +000067void __pin_mux_spi(void)
68{
69}
70
71void pin_mux_spi(void) __attribute__((weak, alias("__pin_mux_spi")));
72
Lucas Stach18561f72012-09-25 20:21:14 +000073void __gpio_early_init_uart(void)
74{
75}
76
77void gpio_early_init_uart(void)
78__attribute__((weak, alias("__gpio_early_init_uart")));
79
Lucas Stach04585842012-09-29 10:02:09 +000080void __pin_mux_nand(void)
81{
82 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
83}
84
85void pin_mux_nand(void) __attribute__((weak, alias("__pin_mux_nand")));
86
Marc Dietrich9bbe64b2012-11-25 11:26:11 +000087void __pin_mux_display(void)
88{
89}
90
91void pin_mux_display(void) __attribute__((weak, alias("__pin_mux_display")));
92
Tom Warren41b68382011-01-27 10:58:05 +000093/*
Wei Ni39d45ed2012-04-02 13:18:58 +000094 * Routine: power_det_init
95 * Description: turn off power detects
96 */
97static void power_det_init(void)
98{
Allen Martin55d98a12012-08-31 08:30:00 +000099#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -0700100 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +0000101
102 /* turn off power detects */
103 writel(0, &pmc->pmc_pwr_det_latch);
104 writel(0, &pmc->pmc_pwr_det);
105#endif
106}
107
108/*
Tom Warren41b68382011-01-27 10:58:05 +0000109 * Routine: board_init
110 * Description: Early hardware init.
111 */
112int board_init(void)
113{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000114 __maybe_unused int err;
115
Simon Glass704e60d2011-11-05 04:46:51 +0000116 /* Do clocks and UART first so that printf() works */
Simon Glassc2ea5e42011-09-21 12:40:04 +0000117 clock_init();
118 clock_verify();
119
Allen Martinb98691c2013-03-16 18:58:07 +0000120#ifdef CONFIG_FDT_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000121 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000122 spi_init();
123#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000124
Simon Glass1564f342012-10-17 13:24:49 +0000125#ifdef CONFIG_PWM_TEGRA
126 if (pwm_init(gd->fdt_blob))
127 debug("%s: Failed to init pwm\n", __func__);
128#endif
Simon Glass4f476f32012-10-17 13:24:52 +0000129#ifdef CONFIG_LCD
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000130 pin_mux_display();
Simon Glass4f476f32012-10-17 13:24:52 +0000131 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
132#endif
Tom Warren41b68382011-01-27 10:58:05 +0000133 /* boot param addr */
134 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000135
136 power_det_init();
137
Simon Glass87cc3d12012-02-03 15:13:57 +0000138#ifdef CONFIG_TEGRA_I2C
139#ifndef CONFIG_SYS_I2C_INIT_BOARD
140#error "You must define CONFIG_SYS_I2C_INIT_BOARD to use i2c on Nvidia boards"
141#endif
142 i2c_init_board();
Simon Glasse772be82012-04-02 13:18:54 +0000143# ifdef CONFIG_TEGRA_PMU
144 if (pmu_set_nominal())
145 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000146# ifdef CONFIG_TEGRA_CLOCK_SCALING
147 err = board_emc_init();
148 if (err)
149 debug("Memory controller init failed: %d\n", err);
150# endif
151# endif /* CONFIG_TEGRA_PMU */
152#endif /* CONFIG_TEGRA_I2C */
Tom Warren41b68382011-01-27 10:58:05 +0000153
Simon Glass5d73a8d2012-02-27 10:52:50 +0000154#ifdef CONFIG_USB_EHCI_TEGRA
155 pin_mux_usb();
156 board_usb_init(gd->fdt_blob);
157#endif
Simon Glass4f476f32012-10-17 13:24:52 +0000158#ifdef CONFIG_LCD
159 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
160#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000161
Lucas Stach04585842012-09-29 10:02:09 +0000162#ifdef CONFIG_TEGRA_NAND
163 pin_mux_nand();
164#endif
165
Tom Warren22562a42012-09-04 17:00:24 -0700166#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000167 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
168 warmboot_save_sdram_params();
169
Simon Glass8cc8f612012-04-02 13:18:57 +0000170 /* prepare the WB code to LP0 location */
171 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
172#endif
173
Tom Warren41b68382011-01-27 10:58:05 +0000174 return 0;
175}
Simon Glassdfcee792011-09-21 12:40:03 +0000176
177#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000178static void __gpio_early_init(void)
179{
180}
181
182void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
183
Simon Glassdfcee792011-09-21 12:40:03 +0000184int board_early_init_f(void)
185{
Tom Warren598547d2013-01-28 13:32:12 +0000186#if !defined(CONFIG_TEGRA20)
Tom Warrend32b2a42012-12-11 13:34:17 +0000187 pinmux_init();
188#endif
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000189 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000190
191 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000192 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000193 gpio_early_init_uart();
Simon Glass4f476f32012-10-17 13:24:52 +0000194#ifdef CONFIG_LCD
195 tegra_lcd_early_init(gd->fdt_blob);
196#endif
Lucas Stach18561f72012-09-25 20:21:14 +0000197
Simon Glassdfcee792011-09-21 12:40:03 +0000198 return 0;
199}
200#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000201
202int board_late_init(void)
203{
204#ifdef CONFIG_LCD
205 /* Make sure we finish initing the LCD */
206 tegra_lcd_check_next_stage(gd->fdt_blob, 1);
207#endif
208 return 0;
209}
Tom Warren9745cf82013-02-21 12:31:30 +0000210
211#if defined(CONFIG_TEGRA_MMC)
212void __pin_mux_mmc(void)
213{
214}
215
216void pin_mux_mmc(void) __attribute__((weak, alias("__pin_mux_mmc")));
217
218/* this is a weak define that we are overriding */
219int board_mmc_init(bd_t *bd)
220{
221 debug("%s called\n", __func__);
222
223 /* Enable muxes, etc. for SDMMC controllers */
224 pin_mux_mmc();
225
226 debug("%s: init MMC\n", __func__);
227 tegra_mmc_init();
228
229 return 0;
230}
Tom Warrenf5d874d2013-02-26 12:26:55 -0700231
232void pad_init_mmc(struct mmc_host *host)
233{
234#if defined(CONFIG_TEGRA30)
235 enum periph_id id = host->mmc_id;
236 u32 val;
237
238 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
239 (unsigned int)host->reg, id);
240
241 /* Set the pad drive strength for SDMMC1 or 3 only */
242 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
243 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
244 __func__);
245 return;
246 }
247
248 val = readl(&host->reg->sdmemcmppadctl);
249 val &= 0xFFFFFFF0;
250 val |= MEMCOMP_PADCTRL_VREF;
251 writel(val, &host->reg->sdmemcmppadctl);
252
253 val = readl(&host->reg->autocalcfg);
254 val &= 0xFFFF0000;
255 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
256 writel(val, &host->reg->autocalcfg);
257#endif /* T30 */
258}
259#endif /* MMC */