blob: cd405874d367a6d7e64ecc455e4e0bf8b974d779 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren41b68382011-01-27 10:58:05 +00005 */
6
7#include <common.h>
Simon Glass74472ac2014-11-10 17:16:51 -07008#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06009#include <env.h>
Simon Glass0655c912015-04-14 21:03:28 -060010#include <errno.h>
Simon Glass6980b6b2019-11-14 12:57:45 -070011#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Tom Warren41b68382011-01-27 10:58:05 +000013#include <ns16550.h>
Simon Glass15023922017-06-12 06:21:39 -060014#include <usb.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Tom Warren41b68382011-01-27 10:58:05 +000016#include <asm/io.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070017#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070018#include <asm/arch-tegra/board.h>
Thierry Reding7cef2b22019-04-15 11:32:28 +020019#include <asm/arch-tegra/cboot.h>
Tom Warrenab371962012-09-19 15:50:56 -070020#include <asm/arch-tegra/clk_rst.h>
21#include <asm/arch-tegra/pmc.h>
Thierry Redingcf390082019-04-15 11:32:17 +020022#include <asm/arch-tegra/pmu.h>
Tom Warrenab371962012-09-19 15:50:56 -070023#include <asm/arch-tegra/sys_proto.h>
24#include <asm/arch-tegra/uart.h>
25#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090026#include <asm/arch-tegra/gpu.h>
Simon Glass15023922017-06-12 06:21:39 -060027#include <asm/arch-tegra/usb.h>
28#include <asm/arch-tegra/xusb-padctl.h>
Svyatoslav Ryhel3d745152023-10-03 09:36:45 +030029#ifndef CONFIG_TEGRA186
30#include <asm/arch-tegra/fuse.h>
31#include <asm/arch/gp_padctrl.h>
32#endif
Thierry Reding45ad0b02019-04-15 11:32:18 +020033#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass15023922017-06-12 06:21:39 -060034#include <asm/arch/clock.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020035#endif
Thierry Reding7c0b1502019-04-15 11:32:21 +020036#if IS_ENABLED(CONFIG_TEGRA_PINCTRL)
Simon Glass15023922017-06-12 06:21:39 -060037#include <asm/arch/funcmux.h>
38#include <asm/arch/pinmux.h>
Thierry Reding7c0b1502019-04-15 11:32:21 +020039#endif
Simon Glass15023922017-06-12 06:21:39 -060040#include <asm/arch/tegra.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000041#ifdef CONFIG_TEGRA_CLOCK_SCALING
42#include <asm/arch/emc.h>
43#endif
Jimmy Zhanga308d462012-04-10 05:17:06 +000044#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000045
46DECLARE_GLOBAL_DATA_PTR;
47
Simon Glass74472ac2014-11-10 17:16:51 -070048#ifdef CONFIG_SPL_BUILD
49/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
Simon Glass1d8364a2020-12-28 20:34:54 -070050U_BOOT_DRVINFO(tegra_gpios) = {
Simon Glass74472ac2014-11-10 17:16:51 -070051 "gpio_tegra"
52};
53#endif
54
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020055__weak void pinmux_init(void) {}
56__weak void pin_mux_usb(void) {}
57__weak void pin_mux_spi(void) {}
Stephen Warrenc044fe22016-09-13 10:45:47 -060058__weak void pin_mux_mmc(void) {}
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020059__weak void gpio_early_init_uart(void) {}
60__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070061__weak void start_cpu_fan(void) {}
Thierry Reding7cef2b22019-04-15 11:32:28 +020062__weak void cboot_late_init(void) {}
Svyatoslav Ryhelb99f3df2023-02-14 19:35:31 +020063__weak void nvidia_board_late_init(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000064
Tom Warren6b33c832014-01-24 12:46:11 -070065#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020066__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000067{
68 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
69}
Tom Warren6b33c832014-01-24 12:46:11 -070070#endif
Lucas Stach04585842012-09-29 10:02:09 +000071
Tom Warren41b68382011-01-27 10:58:05 +000072/*
Wei Ni39d45ed2012-04-02 13:18:58 +000073 * Routine: power_det_init
74 * Description: turn off power detects
75 */
76static void power_det_init(void)
77{
Allen Martin55d98a12012-08-31 08:30:00 +000078#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070079 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000080
81 /* turn off power detects */
82 writel(0, &pmc->pmc_pwr_det_latch);
83 writel(0, &pmc->pmc_pwr_det);
84#endif
85}
Simon Glass675804d2015-04-14 21:03:24 -060086
Simon Glass69c93c72015-04-14 21:03:25 -060087__weak int tegra_board_id(void)
88{
89 return -1;
90}
91
Simon Glass675804d2015-04-14 21:03:24 -060092#ifdef CONFIG_DISPLAY_BOARDINFO
93int checkboard(void)
94{
Simon Glass69c93c72015-04-14 21:03:25 -060095 int board_id = tegra_board_id();
96
Tom Rinica2e1a52022-12-04 10:13:58 -050097 printf("Board: %s", CFG_TEGRA_BOARD_STRING);
Simon Glass69c93c72015-04-14 21:03:25 -060098 if (board_id != -1)
99 printf(", ID: %d\n", board_id);
100 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -0600101
102 return 0;
103}
104#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +0000105
Simon Glass0cf62dd2015-04-14 21:03:27 -0600106__weak int tegra_lcd_pmic_init(int board_it)
107{
108 return 0;
109}
110
Simon Glass44a68082015-06-05 14:39:42 -0600111__weak int nvidia_board_init(void)
112{
113 return 0;
114}
115
Wei Ni39d45ed2012-04-02 13:18:58 +0000116/*
Tom Warren41b68382011-01-27 10:58:05 +0000117 * Routine: board_init
118 * Description: Early hardware init.
119 */
120int board_init(void)
121{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000122 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600123 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000124
Simon Glass704e60d2011-11-05 04:46:51 +0000125 /* Do clocks and UART first so that printf() works */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200126#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glassc2ea5e42011-09-21 12:40:04 +0000127 clock_init();
128 clock_verify();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200129#endif
Simon Glassc2ea5e42011-09-21 12:40:04 +0000130
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900131 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900132
Simon Glass1121b1b2014-10-13 23:42:13 -0600133#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000134 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000135#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000136
Masahiro Yamadab2c88682017-01-10 13:32:07 +0900137#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc044fe22016-09-13 10:45:47 -0600138 pin_mux_mmc();
139#endif
140
Simon Glasseb210832016-01-30 16:37:48 -0700141 /* Init is handled automatically in the driver-model case */
Simon Glass52cb5042022-10-18 07:46:31 -0600142#if defined(CONFIG_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000143 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700144#endif
Tom Warren41b68382011-01-27 10:58:05 +0000145 /* boot param addr */
146 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000147
148 power_det_init();
149
Simon Glass026fefb2012-10-30 07:28:53 +0000150#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000151# ifdef CONFIG_TEGRA_PMU
152 if (pmu_set_nominal())
153 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000154# ifdef CONFIG_TEGRA_CLOCK_SCALING
155 err = board_emc_init();
156 if (err)
157 debug("Memory controller init failed: %d\n", err);
158# endif
159# endif /* CONFIG_TEGRA_PMU */
Simon Glass026fefb2012-10-30 07:28:53 +0000160#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000161
Simon Glass5d73a8d2012-02-27 10:52:50 +0000162#ifdef CONFIG_USB_EHCI_TEGRA
163 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000164#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200165
Simon Glass52cb5042022-10-18 07:46:31 -0600166#if defined(CONFIG_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600167 board_id = tegra_board_id();
168 err = tegra_lcd_pmic_init(board_id);
Simon Glass9d8271e2017-06-12 06:21:59 -0600169 if (err) {
170 debug("Failed to set up LCD PMIC\n");
Simon Glass0cf62dd2015-04-14 21:03:27 -0600171 return err;
Simon Glass9d8271e2017-06-12 06:21:59 -0600172 }
Simon Glass3e2b2d92016-01-30 16:37:49 -0700173#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000174
Lucas Stach04585842012-09-29 10:02:09 +0000175#ifdef CONFIG_TEGRA_NAND
176 pin_mux_nand();
177#endif
178
Simon Glasscf0c6e22017-07-25 08:29:59 -0600179 tegra_xusb_padctl_init();
Thierry Redingf202e022014-12-09 22:25:09 -0700180
Tom Warren22562a42012-09-04 17:00:24 -0700181#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000182 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
183 warmboot_save_sdram_params();
184
Simon Glass8cc8f612012-04-02 13:18:57 +0000185 /* prepare the WB code to LP0 location */
186 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
187#endif
Simon Glass44a68082015-06-05 14:39:42 -0600188 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000189}
Simon Glassdfcee792011-09-21 12:40:03 +0000190
JC Kuof479aca2020-03-26 16:10:09 -0700191void board_cleanup_before_linux(void)
192{
193 /* power down UPHY PLL */
194 tegra_xusb_padctl_exit();
195}
196
Simon Glassdfcee792011-09-21 12:40:03 +0000197#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000198static void __gpio_early_init(void)
199{
200}
201
202void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
203
Simon Glassdfcee792011-09-21 12:40:03 +0000204int board_early_init_f(void)
205{
Thierry Reding45ad0b02019-04-15 11:32:18 +0200206#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass2b4029a2017-05-31 17:57:16 -0600207 if (!clock_early_init_done())
208 clock_early_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200209#endif
Simon Glass2b4029a2017-05-31 17:57:16 -0600210
Stephen Warren5a44ab42016-01-26 10:59:42 -0700211#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
212#define USBCMD_FS2 (1 << 15)
213 {
214 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
215 writel(USBCMD_FS2, &usbctlr->usb_cmd);
216 }
217#endif
218
Thierry Redingff81d752015-07-28 11:35:53 +0200219 /* Do any special system timer/TSC setup */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200220#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
221# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingff81d752015-07-28 11:35:53 +0200222 if (!tegra_cpu_is_non_secure())
Thierry Reding45ad0b02019-04-15 11:32:18 +0200223# endif
Thierry Redingff81d752015-07-28 11:35:53 +0200224 arch_timer_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200225#endif
Thierry Redingff81d752015-07-28 11:35:53 +0200226
Tom Warren872111a2020-02-28 16:17:07 -0700227#if defined(CONFIG_DISABLE_SDMMC1_EARLY)
228 /*
229 * Turn off (reset/disable) SDMMC1 on Nano here, before GPIO INIT.
230 * We do this because earlier bootloaders have enabled power to
231 * SDMMC1 on Nano, and toggling power-gpio (PZ3) in pinmux_init()
232 * results in power being back-driven into the SD-card and SDMMC1
233 * HW, which is 'bad' as per the HW team.
234 *
235 * From the HW team: "LDO2 from the PMIC has already been set to 3.3v in
236 * nvtboot/CBoot on Nano (for SD-card boot). So when U-Boot's GPIO_INIT
237 * table sets PZ3 to OUT0 as per the pinmux spreadsheet, it turns off
238 * the loadswitch. When PZ3 is 0 and not driving, essentially the SDCard
239 * voltage turns off. Since the SDCard voltage is no longer there, the
240 * SDMMC CLK/DAT lines are backdriving into what essentially is a
241 * powered-off SDCard, that's why the voltage drops from 3.3V to ~1.6V"
242 *
243 * Note that this can probably be removed when we change over to storing
244 * all BL components on QSPI on Nano, and U-Boot then becomes the first
245 * one to turn on SDMMC1 power. Another fix would be to have CBoot
246 * disable power/gate SDMMC1 off before handing off to U-Boot/kernel.
247 */
248 reset_set_enable(PERIPH_ID_SDMMC1, 1);
249 clock_set_enable(PERIPH_ID_SDMMC1, 0);
250#endif /* CONFIG_DISABLE_SDMMC1_EARLY */
251
Tom Warrend32b2a42012-12-11 13:34:17 +0000252 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000253 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000254
255 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000256 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000257 gpio_early_init_uart();
Lucas Stach18561f72012-09-25 20:21:14 +0000258
Simon Glassdfcee792011-09-21 12:40:03 +0000259 return 0;
260}
261#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000262
Svyatoslav Ryhel3d745152023-10-03 09:36:45 +0300263#ifndef CONFIG_TEGRA186
264static void nvidia_board_late_init_generic(void)
265{
266 char serialno_str[17];
267
268 /* Set chip id as serialno */
269 sprintf(serialno_str, "%016llx", tegra_chip_uid());
270 env_set("serial#", serialno_str);
271
272 switch (tegra_get_chip()) {
273 case CHIPID_TEGRA20:
274 env_set("platform", "tegra20");
275 break;
276 case CHIPID_TEGRA30:
277 env_set("platform", "tegra30");
278 break;
279 case CHIPID_TEGRA114:
280 env_set("platform", "tegra114");
281 break;
282 case CHIPID_TEGRA124:
283 env_set("platform", "tegra124");
284 break;
285 case CHIPID_TEGRA210:
286 env_set("platform", "tegra210");
287 break;
288 default:
289 return;
290 }
291}
292#endif
293
Simon Glass4f476f32012-10-17 13:24:52 +0000294int board_late_init(void)
295{
Stephen Warren8d1fb312015-01-19 16:25:52 -0700296#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
297 if (tegra_cpu_is_non_secure()) {
298 printf("CPU is in NS mode\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600299 env_set("cpu_ns_mode", "1");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700300 } else {
Simon Glass6a38e412017-08-03 12:22:09 -0600301 env_set("cpu_ns_mode", "");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700302 }
303#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700304 start_cpu_fan();
Thierry Reding7cef2b22019-04-15 11:32:28 +0200305 cboot_late_init();
Svyatoslav Ryhel3d745152023-10-03 09:36:45 +0300306
307 /*
308 * Perform generic env setup in case
309 * vendor does not provide it.
310 */
311#ifndef CONFIG_TEGRA186
312 nvidia_board_late_init_generic();
313#endif
Svyatoslav Ryhelb99f3df2023-02-14 19:35:31 +0200314 nvidia_board_late_init();
Tom Warrenf3035ca2015-02-20 12:22:22 -0700315
Simon Glass4f476f32012-10-17 13:24:52 +0000316 return 0;
317}
Thierry Reding6d835fa2015-07-27 11:45:24 -0600318
Stephen Warren3ffd0902015-08-07 16:12:45 -0600319/*
320 * In some SW environments, a memory carve-out exists to house a secure
321 * monitor, a trusted OS, and/or various statically allocated media buffers.
322 *
323 * This carveout exists at the highest possible address that is within a
324 * 32-bit physical address space.
325 *
326 * This function returns the total size of this carve-out. At present, the
327 * returned value is hard-coded for simplicity. In the future, it may be
328 * possible to determine the carve-out size:
329 * - By querying some run-time information source, such as:
330 * - A structure passed to U-Boot by earlier boot software.
331 * - SoC registers.
332 * - A call into the secure monitor.
333 * - In the per-board U-Boot configuration header, based on knowledge of the
334 * SW environment that U-Boot is being built for.
335 *
336 * For now, we support two configurations in U-Boot:
337 * - 32-bit ports without any form of carve-out.
338 * - 64 bit ports which are assumed to use a carve-out of a conservatively
339 * hard-coded size.
340 */
341static ulong carveout_size(void)
342{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600343#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600344 return SZ_512M;
Stephen Warrenc12800f2018-06-22 13:03:19 -0600345#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
346 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
347 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena963a782018-07-31 12:38:27 -0600348 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warren3ffd0902015-08-07 16:12:45 -0600349#else
350 return 0;
351#endif
352}
353
354/*
355 * Determine the amount of usable RAM below 4GiB, taking into account any
356 * carve-out that may be assigned.
357 */
358static ulong usable_ram_size_below_4g(void)
359{
360 ulong total_size_below_4g;
361 ulong usable_size_below_4g;
362
363 /*
364 * The total size of RAM below 4GiB is the lesser address of:
365 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
366 * (b) The size RAM physically present in the system.
367 */
368 if (gd->ram_size < SZ_2G)
369 total_size_below_4g = gd->ram_size;
370 else
371 total_size_below_4g = SZ_2G;
372
373 /* Calculate usable RAM by subtracting out any carve-out size */
374 usable_size_below_4g = total_size_below_4g - carveout_size();
375
376 return usable_size_below_4g;
377}
378
379/*
380 * Represent all available RAM in either one or two banks.
381 *
382 * The first bank describes any usable RAM below 4GiB.
383 * The second bank describes any RAM above 4GiB.
384 *
385 * This split is driven by the following requirements:
386 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
387 * property for memory below and above the 4GiB boundary. The layout of that
388 * DT property is directly driven by the entries in the U-Boot bank array.
389 * - The potential existence of a carve-out at the end of RAM below 4GiB can
390 * only be represented using multiple banks.
391 *
392 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
393 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
394 * command-line.
395 *
396 * This does mean that the DT U-Boot passes to the Linux kernel will not
397 * include this RAM in /memory/reg at all. An alternative would be to include
398 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
399 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
400 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
401 * mapping, so either way is acceptable.
402 *
403 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
404 * start address of that bank cannot be represented in the 32-bit .size
405 * field.
406 */
Simon Glass2f949c32017-03-31 08:40:32 -0600407int dram_init_banksize(void)
Stephen Warren3ffd0902015-08-07 16:12:45 -0600408{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200409 int err;
410
411 /* try to compute DRAM bank size based on cboot DTB first */
412 err = cboot_dram_init_banksize();
413 if (err == 0)
414 return err;
415
416 /* fall back to default DRAM bank size computation */
417
Tom Rinibb4dd962022-11-16 13:10:37 -0500418 gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600419 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
420
Simon Glass46fcfc12015-11-19 20:27:02 -0700421#ifdef CONFIG_PCI
422 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
423#endif
424
Stephen Warren3ffd0902015-08-07 16:12:45 -0600425#ifdef CONFIG_PHYS_64BIT
426 if (gd->ram_size > SZ_2G) {
427 gd->bd->bi_dram[1].start = 0x100000000;
428 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
429 } else
430#endif
431 {
432 gd->bd->bi_dram[1].start = 0;
433 gd->bd->bi_dram[1].size = 0;
434 }
Simon Glass2f949c32017-03-31 08:40:32 -0600435
436 return 0;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600437}
438
Thierry Reding6d835fa2015-07-27 11:45:24 -0600439/*
440 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
441 * 32-bits of the physical address space. Cap the maximum usable RAM area
442 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600443 * boundary that most devices can address. Also, don't let U-Boot use any
444 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600445 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600446 * This function is called before dram_init_banksize(), so we can't simply
447 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600448 */
Heinrich Schuchardt51a9aac2023-08-12 20:16:58 +0200449phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
Thierry Reding6d835fa2015-07-27 11:45:24 -0600450{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200451 ulong ram_top;
452
453 /* try to get top of usable RAM based on cboot DTB first */
454 ram_top = cboot_get_usable_ram_top(total_size);
455 if (ram_top > 0)
456 return ram_top;
457
458 /* fall back to default usable RAM computation */
459
Tom Rinibb4dd962022-11-16 13:10:37 -0500460 return CFG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600461}