blob: a519f6ed6732c3d69ed7feb75f22dc52eb8c456e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Suna84cd722014-06-23 15:15:54 -07002/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08003 * (C) Copyright 2014-2015 Freescale Semiconductor
Meenakshi Aggarwal4470aeb2019-05-28 21:37:58 +05304 * Copyright 2019 NXP
York Suna84cd722014-06-23 15:15:54 -07005 *
York Suna84cd722014-06-23 15:15:54 -07006 * Extracted from armv8/start.S
7 */
8
9#include <config.h>
10#include <linux/linkage.h>
York Sun56cc3db2014-09-08 12:20:00 -070011#include <asm/gic.h>
York Suna84cd722014-06-23 15:15:54 -070012#include <asm/macro.h>
Wenbin Songa8f57a92017-01-17 18:31:15 +080013#include <asm/arch-fsl-layerscape/soc.h>
Priyanka Jain96b001f2016-11-17 12:29:51 +053014#ifdef CONFIG_FSL_LSCH3
15#include <asm/arch-fsl-layerscape/immap_lsch3.h>
16#endif
Alison Wang73818d52016-11-10 10:49:03 +080017#include <asm/u-boot.h>
York Suna84cd722014-06-23 15:15:54 -070018
Michael Walle53ec9992020-06-01 21:53:27 +020019 .align 3
20 .weak secondary_boot_addr
21secondary_boot_addr:
22 .quad 0
23
Wenbin Songa8f57a92017-01-17 18:31:15 +080024/* Get GIC offset
25* For LS1043a rev1.0, GIC base address align with 4k.
26* For LS1043a rev1.1, if DCFG_GIC400_ALIGN[GIC_ADDR_BIT]
27* is set, GIC base address align with 4K, or else align
28* with 64k.
29* output:
30* x0: the base address of GICD
31* x1: the base address of GICC
32*/
33ENTRY(get_gic_offset)
34 ldr x0, =GICD_BASE
35#ifdef CONFIG_GICV2
36 ldr x1, =GICC_BASE
37#endif
38#ifdef CONFIG_HAS_FEATURE_GIC64K_ALIGN
39 ldr x2, =DCFG_CCSR_SVR
40 ldr w2, [x2]
41 rev w2, w2
Wenbin song5d8a61c2017-12-04 12:18:28 +080042 lsr w3, w2, #16
43 ldr w4, =SVR_DEV(SVR_LS1043A)
Wenbin Songa8f57a92017-01-17 18:31:15 +080044 cmp w3, w4
45 b.ne 1f
46 ands w2, w2, #0xff
47 cmp w2, #REV1_0
48 b.eq 1f
49 ldr x2, =SCFG_GIC400_ALIGN
50 ldr w2, [x2]
51 rev w2, w2
52 tbnz w2, #GIC_ADDR_BIT, 1f
53 ldr x0, =GICD_BASE_64K
54#ifdef CONFIG_GICV2
55 ldr x1, =GICC_BASE_64K
56#endif
571:
58#endif
59 ret
60ENDPROC(get_gic_offset)
61
62ENTRY(smp_kick_all_cpus)
63 /* Kick secondary cpus up by SGI 0 interrupt */
64#if defined(CONFIG_GICV2) || defined(CONFIG_GICV3)
65 mov x29, lr /* Save LR */
66 bl get_gic_offset
67 bl gic_kick_secondary_cpus
68 mov lr, x29 /* Restore LR */
69#endif
70 ret
71ENDPROC(smp_kick_all_cpus)
72
73
York Suna84cd722014-06-23 15:15:54 -070074ENTRY(lowlevel_init)
75 mov x29, lr /* Save LR */
76
York Sunab4e7892018-11-05 18:01:23 +000077 /* unmask SError and abort */
78 msr daifclr, #4
79
80 /* Set HCR_EL2[AMO] so SError @EL2 is taken */
81 mrs x0, hcr_el2
82 orr x0, x0, #0x20 /* AMO */
83 msr hcr_el2, x0
84 isb
85
York Sune6b871e2017-05-15 08:51:59 -070086 switch_el x1, 1f, 100f, 100f /* skip if not in EL3 */
871:
88
Ashish Kumar97393d62017-08-18 10:54:36 +053089#if defined (CONFIG_SYS_FSL_HAS_CCN504)
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +053090
91 /* Set Wuo bit for RN-I 20 */
York Sun4ce6fbf2017-03-27 11:41:01 -070092#ifdef CONFIG_ARCH_LS2080A
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +053093 ldr x0, =CCI_AUX_CONTROL_BASE(20)
94 ldr x1, =0x00000010
95 bl ccn504_set_aux
Priyanka Jain60850792016-11-09 12:27:54 +053096
97 /*
98 * Set forced-order mode in RNI-6, RNI-20
99 * This is required for performance optimization on LS2088A
100 * LS2080A family does not support setting forced-order mode,
101 * so skip this operation for LS2080A family
102 */
103 bl get_svr
104 lsr w0, w0, #16
Wenbin song5d8a61c2017-12-04 12:18:28 +0800105 ldr w1, =SVR_DEV(SVR_LS2080A)
Priyanka Jain60850792016-11-09 12:27:54 +0530106 cmp w0, w1
107 b.eq 1f
108
109 ldr x0, =CCI_AUX_CONTROL_BASE(6)
110 ldr x1, =0x00000020
111 bl ccn504_set_aux
112 ldr x0, =CCI_AUX_CONTROL_BASE(20)
113 ldr x1, =0x00000020
114 bl ccn504_set_aux
1151:
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +0530116#endif
117
Scott Wooda814e662015-03-20 19:28:10 -0700118 /* Add fully-coherent masters to DVM domain */
Bhupesh Sharma8238f342015-07-01 09:58:03 +0530119 ldr x0, =CCI_MN_BASE
120 ldr x1, =CCI_MN_RNF_NODEID_LIST
121 ldr x2, =CCI_MN_DVM_DOMAIN_CTL_SET
122 bl ccn504_add_masters_to_dvm
123
124 /* Set all RN-I ports to QoS of 15 */
125 ldr x0, =CCI_S0_QOS_CONTROL_BASE(0)
126 ldr x1, =0x00FF000C
127 bl ccn504_set_qos
128 ldr x0, =CCI_S1_QOS_CONTROL_BASE(0)
129 ldr x1, =0x00FF000C
130 bl ccn504_set_qos
131 ldr x0, =CCI_S2_QOS_CONTROL_BASE(0)
132 ldr x1, =0x00FF000C
133 bl ccn504_set_qos
134
135 ldr x0, =CCI_S0_QOS_CONTROL_BASE(2)
136 ldr x1, =0x00FF000C
137 bl ccn504_set_qos
138 ldr x0, =CCI_S1_QOS_CONTROL_BASE(2)
139 ldr x1, =0x00FF000C
140 bl ccn504_set_qos
141 ldr x0, =CCI_S2_QOS_CONTROL_BASE(2)
142 ldr x1, =0x00FF000C
143 bl ccn504_set_qos
144
145 ldr x0, =CCI_S0_QOS_CONTROL_BASE(6)
146 ldr x1, =0x00FF000C
147 bl ccn504_set_qos
148 ldr x0, =CCI_S1_QOS_CONTROL_BASE(6)
149 ldr x1, =0x00FF000C
150 bl ccn504_set_qos
151 ldr x0, =CCI_S2_QOS_CONTROL_BASE(6)
152 ldr x1, =0x00FF000C
153 bl ccn504_set_qos
154
155 ldr x0, =CCI_S0_QOS_CONTROL_BASE(12)
156 ldr x1, =0x00FF000C
157 bl ccn504_set_qos
158 ldr x0, =CCI_S1_QOS_CONTROL_BASE(12)
159 ldr x1, =0x00FF000C
160 bl ccn504_set_qos
161 ldr x0, =CCI_S2_QOS_CONTROL_BASE(12)
162 ldr x1, =0x00FF000C
163 bl ccn504_set_qos
164
165 ldr x0, =CCI_S0_QOS_CONTROL_BASE(16)
166 ldr x1, =0x00FF000C
167 bl ccn504_set_qos
168 ldr x0, =CCI_S1_QOS_CONTROL_BASE(16)
169 ldr x1, =0x00FF000C
170 bl ccn504_set_qos
171 ldr x0, =CCI_S2_QOS_CONTROL_BASE(16)
172 ldr x1, =0x00FF000C
173 bl ccn504_set_qos
174
175 ldr x0, =CCI_S0_QOS_CONTROL_BASE(20)
176 ldr x1, =0x00FF000C
177 bl ccn504_set_qos
178 ldr x0, =CCI_S1_QOS_CONTROL_BASE(20)
179 ldr x1, =0x00FF000C
180 bl ccn504_set_qos
181 ldr x0, =CCI_S2_QOS_CONTROL_BASE(20)
182 ldr x1, =0x00FF000C
183 bl ccn504_set_qos
Ashish Kumar97393d62017-08-18 10:54:36 +0530184#endif /* CONFIG_SYS_FSL_HAS_CCN504 */
Scott Wooda814e662015-03-20 19:28:10 -0700185
Prabhakar Kushwahaae17df22016-06-03 18:41:26 +0530186#ifdef SMMU_BASE
York Suna84cd722014-06-23 15:15:54 -0700187 /* Set the SMMU page size in the sACR register */
188 ldr x1, =SMMU_BASE
189 ldr w0, [x1, #0x10]
190 orr w0, w0, #1 << 16 /* set sACR.pagesize to indicate 64K page */
191 str w0, [x1, #0x10]
Prabhakar Kushwahaae17df22016-06-03 18:41:26 +0530192#endif
York Suna84cd722014-06-23 15:15:54 -0700193
194 /* Initialize GIC Secure Bank Status */
195#if defined(CONFIG_GICV2) || defined(CONFIG_GICV3)
196 branch_if_slave x0, 1f
Wenbin Songa8f57a92017-01-17 18:31:15 +0800197 bl get_gic_offset
York Suna84cd722014-06-23 15:15:54 -0700198 bl gic_init_secure
1991:
200#ifdef CONFIG_GICV3
201 ldr x0, =GICR_BASE
202 bl gic_init_secure_percpu
203#elif defined(CONFIG_GICV2)
Wenbin Songa8f57a92017-01-17 18:31:15 +0800204 bl get_gic_offset
York Suna84cd722014-06-23 15:15:54 -0700205 bl gic_init_secure_percpu
206#endif
207#endif
208
York Sune6b871e2017-05-15 08:51:59 -0700209100:
York Sun56cc3db2014-09-08 12:20:00 -0700210 branch_if_master x0, x1, 2f
York Suna84cd722014-06-23 15:15:54 -0700211
Mingkai Hu0e58b512015-10-26 19:47:50 +0800212#if defined(CONFIG_MP) && defined(CONFIG_ARMV8_MULTIENTRY)
Michael Wallef056e0f2020-06-01 21:53:26 +0200213 /*
214 * Formerly, here was a jump to secondary_boot_func, but we just
215 * return early here and let the generic code in start.S handle
216 * the jump to secondary_boot_func.
217 */
218 mov lr, x29 /* Restore LR */
219 ret
Mingkai Hu0e58b512015-10-26 19:47:50 +0800220#endif
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800221
Mingkai Hu0e58b512015-10-26 19:47:50 +08002222:
York Sune6b871e2017-05-15 08:51:59 -0700223 switch_el x1, 1f, 100f, 100f /* skip if not in EL3 */
2241:
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800225#ifdef CONFIG_FSL_TZPC_BP147
226 /* Set Non Secure access for all devices protected via TZPC */
227 ldr x1, =TZPCDECPROT_0_SET_BASE /* Decode Protection-0 Set Reg */
228 orr w0, w0, #1 << 3 /* DCFG_RESET is accessible from NS world */
229 str w0, [x1]
230
231 isb
232 dsb sy
233#endif
234
235#ifdef CONFIG_FSL_TZASC_400
Priyanka Jain583943b2016-11-17 12:29:54 +0530236 /*
237 * LS2080 and its personalities does not support TZASC
238 * So skip TZASC related operations
239 */
240 bl get_svr
241 lsr w0, w0, #16
Wenbin song5d8a61c2017-12-04 12:18:28 +0800242 ldr w1, =SVR_DEV(SVR_LS2080A)
Priyanka Jain583943b2016-11-17 12:29:54 +0530243 cmp w0, w1
244 b.eq 1f
245
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800246 /* Set TZASC so that:
247 * a. We use only Region0 whose global secure write/read is EN
248 * b. We use only Region0 whose NSAID write/read is EN
249 *
250 * NOTE: As per the CCSR map doc, TZASC 3 and TZASC 4 are just
251 * placeholders.
252 */
Sriram Dash0a7a7c32018-03-26 14:22:43 +0530253
254.macro tzasc_prog, xreg
255
256 mov x12, TZASC1_BASE
257 mov x16, #0x10000
258 mul x14, \xreg, x16
259 add x14, x14,x12
260 mov x1, #0x8
261 add x1, x1, x14
262
263 ldr w0, [x1] /* Filter 0 Gate Keeper Register */
264 orr w0, w0, #1 << 0 /* Set open_request for Filter 0 */
265 str w0, [x1]
266
267 mov x1, #0x110
268 add x1, x1, x14
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800269
Sriram Dash0a7a7c32018-03-26 14:22:43 +0530270 ldr w0, [x1] /* Region-0 Attributes Register */
271 orr w0, w0, #1 << 31 /* Set Sec global write en, Bit[31] */
272 orr w0, w0, #1 << 30 /* Set Sec global read en, Bit[30] */
273 str w0, [x1]
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800274
Sriram Dash0a7a7c32018-03-26 14:22:43 +0530275 mov x1, #0x114
276 add x1, x1, x14
277
278 ldr w0, [x1] /* Region-0 Access Register */
279 mov w0, #0xFFFFFFFF /* Set nsaid_wr_en and nsaid_rd_en */
280 str w0, [x1]
281.endm
282
283#ifdef CONFIG_FSL_TZASC_1
284 mov x13, #0
285 tzasc_prog x13
286
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530287#endif
288#ifdef CONFIG_FSL_TZASC_2
Sriram Dash0a7a7c32018-03-26 14:22:43 +0530289 mov x13, #1
290 tzasc_prog x13
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800291
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530292#endif
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800293 isb
294 dsb sy
295#endif
York Sune6b871e2017-05-15 08:51:59 -0700296100:
Priyanka Jain583943b2016-11-17 12:29:54 +05302971:
York Sunbad49842016-09-26 08:09:24 -0700298#ifdef CONFIG_ARCH_LS1046A
York Sune6b871e2017-05-15 08:51:59 -0700299 switch_el x1, 1f, 100f, 100f /* skip if not in EL3 */
3001:
Mingkai Hu48ddbe82016-09-07 17:56:08 +0800301 /* Initialize the L2 RAM latency */
302 mrs x1, S3_1_c11_c0_2
303 mov x0, #0x1C7
304 /* Clear L2 Tag RAM latency and L2 Data RAM latency */
305 bic x1, x1, x0
306 /* Set L2 data ram latency bits [2:0] */
307 orr x1, x1, #0x2
308 /* set L2 tag ram latency bits [8:6] */
309 orr x1, x1, #0x80
310 msr S3_1_c11_c0_2, x1
311 isb
York Sune6b871e2017-05-15 08:51:59 -0700312100:
Mingkai Hu48ddbe82016-09-07 17:56:08 +0800313#endif
314
Rajesh Bhagat541f8eb2018-11-05 18:02:05 +0000315#if !defined(CONFIG_TFABOOT) && \
316 (defined(CONFIG_FSL_LSCH2) && !defined(CONFIG_SPL_BUILD))
Hou Zhiqiangc4797802016-12-16 17:15:46 +0800317 bl fsl_ocram_init
318#endif
319
York Sun56cc3db2014-09-08 12:20:00 -0700320 mov lr, x29 /* Restore LR */
321 ret
322ENDPROC(lowlevel_init)
323
Hou Zhiqiangc4797802016-12-16 17:15:46 +0800324#if defined(CONFIG_FSL_LSCH2) && !defined(CONFIG_SPL_BUILD)
325ENTRY(fsl_ocram_init)
326 mov x28, lr /* Save LR */
327 bl fsl_clear_ocram
328 bl fsl_ocram_clear_ecc_err
329 mov lr, x28 /* Restore LR */
330 ret
331ENDPROC(fsl_ocram_init)
332
333ENTRY(fsl_clear_ocram)
334/* Clear OCRAM */
335 ldr x0, =CONFIG_SYS_FSL_OCRAM_BASE
336 ldr x1, =(CONFIG_SYS_FSL_OCRAM_BASE + CONFIG_SYS_FSL_OCRAM_SIZE)
337 mov x2, #0
338clear_loop:
339 str x2, [x0]
340 add x0, x0, #8
341 cmp x0, x1
342 b.lo clear_loop
343 ret
344ENDPROC(fsl_clear_ocram)
345
346ENTRY(fsl_ocram_clear_ecc_err)
347 /* OCRAM1/2 ECC status bit */
348 mov w1, #0x60
349 ldr x0, =DCSR_DCFG_SBEESR2
350 str w1, [x0]
351 ldr x0, =DCSR_DCFG_MBEESR2
352 str w1, [x0]
353 ret
354ENDPROC(fsl_ocram_init)
355#endif
356
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +0530357#ifdef CONFIG_FSL_LSCH3
Priyanka Jain96b001f2016-11-17 12:29:51 +0530358 .globl get_svr
359get_svr:
360 ldr x1, =FSL_LSCH3_SVR
361 ldr w0, [x1]
362 ret
Ashish Kumar97393d62017-08-18 10:54:36 +0530363#endif
Priyanka Jain96b001f2016-11-17 12:29:51 +0530364
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000365#if defined(CONFIG_SYS_FSL_HAS_CCN504) || defined(CONFIG_SYS_FSL_HAS_CCN508)
York Sun1ce575f2015-01-06 13:18:42 -0800366hnf_pstate_poll:
Meenakshi Aggarwal4470aeb2019-05-28 21:37:58 +0530367 /* x0 has the desired status, return only if operation succeed
368 * clobber x1, x2, x6
York Sun1ce575f2015-01-06 13:18:42 -0800369 */
370 mov x1, x0
Meenakshi Aggarwal4470aeb2019-05-28 21:37:58 +0530371 mov w6, #8 /* HN-F node count */
York Sun1ce575f2015-01-06 13:18:42 -0800372 mov x0, #0x18
373 movk x0, #0x420, lsl #16 /* HNF0_PSTATE_STATUS */
York Sun1ce575f2015-01-06 13:18:42 -08003741:
375 ldr x2, [x0]
376 cmp x2, x1 /* check status */
377 b.eq 2f
Meenakshi Aggarwal4470aeb2019-05-28 21:37:58 +0530378 b 1b
York Sun1ce575f2015-01-06 13:18:42 -08003792:
380 add x0, x0, #0x10000 /* move to next node */
381 subs w6, w6, #1
382 cbnz w6, 1b
York Sun1ce575f2015-01-06 13:18:42 -0800383 ret
384
385hnf_set_pstate:
386 /* x0 has the desired state, clobber x1, x2, x6 */
387 mov x1, x0
388 /* power state to SFONLY */
389 mov w6, #8 /* HN-F node count */
390 mov x0, #0x10
391 movk x0, #0x420, lsl #16 /* HNF0_PSTATE_REQ */
3921: /* set pstate to sfonly */
393 ldr x2, [x0]
394 and x2, x2, #0xfffffffffffffffc /* & HNFPSTAT_MASK */
395 orr x2, x2, x1
396 str x2, [x0]
397 add x0, x0, #0x10000 /* move to next node */
398 subs w6, w6, #1
399 cbnz w6, 1b
400
401 ret
402
Stephen Warrenddb0f632016-10-19 15:18:46 -0600403ENTRY(__asm_flush_l3_dcache)
York Sun1ce575f2015-01-06 13:18:42 -0800404 /*
405 * Return status in x0
406 * success 0
York Sun1ce575f2015-01-06 13:18:42 -0800407 */
408 mov x29, lr
York Sun1ce575f2015-01-06 13:18:42 -0800409
410 dsb sy
411 mov x0, #0x1 /* HNFPSTAT_SFONLY */
412 bl hnf_set_pstate
413
414 mov x0, #0x4 /* SFONLY status */
415 bl hnf_pstate_poll
Meenakshi Aggarwal4470aeb2019-05-28 21:37:58 +0530416
York Sun1ce575f2015-01-06 13:18:42 -0800417 dsb sy
418 mov x0, #0x3 /* HNFPSTAT_FAM */
419 bl hnf_set_pstate
420
421 mov x0, #0xc /* FAM status */
422 bl hnf_pstate_poll
Meenakshi Aggarwal4470aeb2019-05-28 21:37:58 +0530423
424 mov x0, #0
York Sun1ce575f2015-01-06 13:18:42 -0800425 mov lr, x29
426 ret
Stephen Warrenddb0f632016-10-19 15:18:46 -0600427ENDPROC(__asm_flush_l3_dcache)
Ashish Kumar97393d62017-08-18 10:54:36 +0530428#endif /* CONFIG_SYS_FSL_HAS_CCN504 */