blob: d743ffe6b555c7f83c90583fe26220e8c840e131 [file] [log] [blame]
York Suna84cd722014-06-23 15:15:54 -07001/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08002 * (C) Copyright 2014-2015 Freescale Semiconductor
York Suna84cd722014-06-23 15:15:54 -07003 *
4 * SPDX-License-Identifier: GPL-2.0+
5 *
6 * Extracted from armv8/start.S
7 */
8
9#include <config.h>
10#include <linux/linkage.h>
York Sun56cc3db2014-09-08 12:20:00 -070011#include <asm/gic.h>
York Suna84cd722014-06-23 15:15:54 -070012#include <asm/macro.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080013#ifdef CONFIG_MP
14#include <asm/arch/mp.h>
15#endif
York Suna84cd722014-06-23 15:15:54 -070016
17ENTRY(lowlevel_init)
18 mov x29, lr /* Save LR */
19
Mingkai Hu0e58b512015-10-26 19:47:50 +080020#ifdef CONFIG_FSL_LSCH3
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +053021
22 /* Set Wuo bit for RN-I 20 */
York Suncbe8e1c2016-04-04 11:41:26 -070023#ifdef CONFIG_LS2080A
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +053024 ldr x0, =CCI_AUX_CONTROL_BASE(20)
25 ldr x1, =0x00000010
26 bl ccn504_set_aux
27#endif
28
Scott Wooda814e662015-03-20 19:28:10 -070029 /* Add fully-coherent masters to DVM domain */
Bhupesh Sharma8238f342015-07-01 09:58:03 +053030 ldr x0, =CCI_MN_BASE
31 ldr x1, =CCI_MN_RNF_NODEID_LIST
32 ldr x2, =CCI_MN_DVM_DOMAIN_CTL_SET
33 bl ccn504_add_masters_to_dvm
34
35 /* Set all RN-I ports to QoS of 15 */
36 ldr x0, =CCI_S0_QOS_CONTROL_BASE(0)
37 ldr x1, =0x00FF000C
38 bl ccn504_set_qos
39 ldr x0, =CCI_S1_QOS_CONTROL_BASE(0)
40 ldr x1, =0x00FF000C
41 bl ccn504_set_qos
42 ldr x0, =CCI_S2_QOS_CONTROL_BASE(0)
43 ldr x1, =0x00FF000C
44 bl ccn504_set_qos
45
46 ldr x0, =CCI_S0_QOS_CONTROL_BASE(2)
47 ldr x1, =0x00FF000C
48 bl ccn504_set_qos
49 ldr x0, =CCI_S1_QOS_CONTROL_BASE(2)
50 ldr x1, =0x00FF000C
51 bl ccn504_set_qos
52 ldr x0, =CCI_S2_QOS_CONTROL_BASE(2)
53 ldr x1, =0x00FF000C
54 bl ccn504_set_qos
55
56 ldr x0, =CCI_S0_QOS_CONTROL_BASE(6)
57 ldr x1, =0x00FF000C
58 bl ccn504_set_qos
59 ldr x0, =CCI_S1_QOS_CONTROL_BASE(6)
60 ldr x1, =0x00FF000C
61 bl ccn504_set_qos
62 ldr x0, =CCI_S2_QOS_CONTROL_BASE(6)
63 ldr x1, =0x00FF000C
64 bl ccn504_set_qos
65
66 ldr x0, =CCI_S0_QOS_CONTROL_BASE(12)
67 ldr x1, =0x00FF000C
68 bl ccn504_set_qos
69 ldr x0, =CCI_S1_QOS_CONTROL_BASE(12)
70 ldr x1, =0x00FF000C
71 bl ccn504_set_qos
72 ldr x0, =CCI_S2_QOS_CONTROL_BASE(12)
73 ldr x1, =0x00FF000C
74 bl ccn504_set_qos
75
76 ldr x0, =CCI_S0_QOS_CONTROL_BASE(16)
77 ldr x1, =0x00FF000C
78 bl ccn504_set_qos
79 ldr x0, =CCI_S1_QOS_CONTROL_BASE(16)
80 ldr x1, =0x00FF000C
81 bl ccn504_set_qos
82 ldr x0, =CCI_S2_QOS_CONTROL_BASE(16)
83 ldr x1, =0x00FF000C
84 bl ccn504_set_qos
85
86 ldr x0, =CCI_S0_QOS_CONTROL_BASE(20)
87 ldr x1, =0x00FF000C
88 bl ccn504_set_qos
89 ldr x0, =CCI_S1_QOS_CONTROL_BASE(20)
90 ldr x1, =0x00FF000C
91 bl ccn504_set_qos
92 ldr x0, =CCI_S2_QOS_CONTROL_BASE(20)
93 ldr x1, =0x00FF000C
94 bl ccn504_set_qos
Mingkai Hu0e58b512015-10-26 19:47:50 +080095#endif
Scott Wooda814e662015-03-20 19:28:10 -070096
Prabhakar Kushwahaae17df22016-06-03 18:41:26 +053097#ifdef SMMU_BASE
York Suna84cd722014-06-23 15:15:54 -070098 /* Set the SMMU page size in the sACR register */
99 ldr x1, =SMMU_BASE
100 ldr w0, [x1, #0x10]
101 orr w0, w0, #1 << 16 /* set sACR.pagesize to indicate 64K page */
102 str w0, [x1, #0x10]
Prabhakar Kushwahaae17df22016-06-03 18:41:26 +0530103#endif
York Suna84cd722014-06-23 15:15:54 -0700104
105 /* Initialize GIC Secure Bank Status */
106#if defined(CONFIG_GICV2) || defined(CONFIG_GICV3)
107 branch_if_slave x0, 1f
108 ldr x0, =GICD_BASE
109 bl gic_init_secure
1101:
111#ifdef CONFIG_GICV3
112 ldr x0, =GICR_BASE
113 bl gic_init_secure_percpu
114#elif defined(CONFIG_GICV2)
115 ldr x0, =GICD_BASE
116 ldr x1, =GICC_BASE
117 bl gic_init_secure_percpu
118#endif
119#endif
120
York Sun56cc3db2014-09-08 12:20:00 -0700121 branch_if_master x0, x1, 2f
York Suna84cd722014-06-23 15:15:54 -0700122
Mingkai Hu0e58b512015-10-26 19:47:50 +0800123#if defined(CONFIG_MP) && defined(CONFIG_ARMV8_MULTIENTRY)
York Sun56cc3db2014-09-08 12:20:00 -0700124 ldr x0, =secondary_boot_func
125 blr x0
Mingkai Hu0e58b512015-10-26 19:47:50 +0800126#endif
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800127
Mingkai Hu0e58b512015-10-26 19:47:50 +08001282:
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -0800129#ifdef CONFIG_FSL_TZPC_BP147
130 /* Set Non Secure access for all devices protected via TZPC */
131 ldr x1, =TZPCDECPROT_0_SET_BASE /* Decode Protection-0 Set Reg */
132 orr w0, w0, #1 << 3 /* DCFG_RESET is accessible from NS world */
133 str w0, [x1]
134
135 isb
136 dsb sy
137#endif
138
139#ifdef CONFIG_FSL_TZASC_400
140 /* Set TZASC so that:
141 * a. We use only Region0 whose global secure write/read is EN
142 * b. We use only Region0 whose NSAID write/read is EN
143 *
144 * NOTE: As per the CCSR map doc, TZASC 3 and TZASC 4 are just
145 * placeholders.
146 */
147 ldr x1, =TZASC_GATE_KEEPER(0)
148 ldr x0, [x1] /* Filter 0 Gate Keeper Register */
149 orr x0, x0, #1 << 0 /* Set open_request for Filter 0 */
150 str x0, [x1]
151
152 ldr x1, =TZASC_GATE_KEEPER(1)
153 ldr x0, [x1] /* Filter 0 Gate Keeper Register */
154 orr x0, x0, #1 << 0 /* Set open_request for Filter 0 */
155 str x0, [x1]
156
157 ldr x1, =TZASC_REGION_ATTRIBUTES_0(0)
158 ldr x0, [x1] /* Region-0 Attributes Register */
159 orr x0, x0, #1 << 31 /* Set Sec global write en, Bit[31] */
160 orr x0, x0, #1 << 30 /* Set Sec global read en, Bit[30] */
161 str x0, [x1]
162
163 ldr x1, =TZASC_REGION_ATTRIBUTES_0(1)
164 ldr x0, [x1] /* Region-1 Attributes Register */
165 orr x0, x0, #1 << 31 /* Set Sec global write en, Bit[31] */
166 orr x0, x0, #1 << 30 /* Set Sec global read en, Bit[30] */
167 str x0, [x1]
168
169 ldr x1, =TZASC_REGION_ID_ACCESS_0(0)
170 ldr w0, [x1] /* Region-0 Access Register */
171 mov w0, #0xFFFFFFFF /* Set nsaid_wr_en and nsaid_rd_en */
172 str w0, [x1]
173
174 ldr x1, =TZASC_REGION_ID_ACCESS_0(1)
175 ldr w0, [x1] /* Region-1 Attributes Register */
176 mov w0, #0xFFFFFFFF /* Set nsaid_wr_en and nsaid_rd_en */
177 str w0, [x1]
178
179 isb
180 dsb sy
181#endif
York Sun56cc3db2014-09-08 12:20:00 -0700182 mov lr, x29 /* Restore LR */
183 ret
184ENDPROC(lowlevel_init)
185
York Sun1ce575f2015-01-06 13:18:42 -0800186hnf_pstate_poll:
187 /* x0 has the desired status, return 0 for success, 1 for timeout
188 * clobber x1, x2, x3, x4, x6, x7
189 */
190 mov x1, x0
191 mov x7, #0 /* flag for timeout */
192 mrs x3, cntpct_el0 /* read timer */
193 add x3, x3, #1200 /* timeout after 100 microseconds */
194 mov x0, #0x18
195 movk x0, #0x420, lsl #16 /* HNF0_PSTATE_STATUS */
196 mov w6, #8 /* HN-F node count */
1971:
198 ldr x2, [x0]
199 cmp x2, x1 /* check status */
200 b.eq 2f
201 mrs x4, cntpct_el0
202 cmp x4, x3
203 b.ls 1b
204 mov x7, #1 /* timeout */
205 b 3f
2062:
207 add x0, x0, #0x10000 /* move to next node */
208 subs w6, w6, #1
209 cbnz w6, 1b
2103:
211 mov x0, x7
212 ret
213
214hnf_set_pstate:
215 /* x0 has the desired state, clobber x1, x2, x6 */
216 mov x1, x0
217 /* power state to SFONLY */
218 mov w6, #8 /* HN-F node count */
219 mov x0, #0x10
220 movk x0, #0x420, lsl #16 /* HNF0_PSTATE_REQ */
2211: /* set pstate to sfonly */
222 ldr x2, [x0]
223 and x2, x2, #0xfffffffffffffffc /* & HNFPSTAT_MASK */
224 orr x2, x2, x1
225 str x2, [x0]
226 add x0, x0, #0x10000 /* move to next node */
227 subs w6, w6, #1
228 cbnz w6, 1b
229
230 ret
231
232ENTRY(__asm_flush_l3_cache)
233 /*
234 * Return status in x0
235 * success 0
236 * tmeout 1 for setting SFONLY, 2 for FAM, 3 for both
237 */
238 mov x29, lr
239 mov x8, #0
240
241 dsb sy
242 mov x0, #0x1 /* HNFPSTAT_SFONLY */
243 bl hnf_set_pstate
244
245 mov x0, #0x4 /* SFONLY status */
246 bl hnf_pstate_poll
247 cbz x0, 1f
248 mov x8, #1 /* timeout */
2491:
250 dsb sy
251 mov x0, #0x3 /* HNFPSTAT_FAM */
252 bl hnf_set_pstate
253
254 mov x0, #0xc /* FAM status */
255 bl hnf_pstate_poll
256 cbz x0, 1f
257 add x8, x8, #0x2
2581:
259 mov x0, x8
260 mov lr, x29
261 ret
262ENDPROC(__asm_flush_l3_cache)
263
Mingkai Hu0e58b512015-10-26 19:47:50 +0800264#ifdef CONFIG_MP
York Sun56cc3db2014-09-08 12:20:00 -0700265 /* Keep literals not used by the secondary boot code outside it */
266 .ltorg
267
268 /* Using 64 bit alignment since the spin table is accessed as data */
269 .align 4
270 .global secondary_boot_code
271 /* Secondary Boot Code starts here */
272secondary_boot_code:
273 .global __spin_table
274__spin_table:
275 .space CONFIG_MAX_CPUS*SPIN_TABLE_ELEM_SIZE
276
277 .align 2
278ENTRY(secondary_boot_func)
York Suna84cd722014-06-23 15:15:54 -0700279 /*
York Sun56cc3db2014-09-08 12:20:00 -0700280 * MPIDR_EL1 Fields:
281 * MPIDR[1:0] = AFF0_CPUID <- Core ID (0,1)
282 * MPIDR[7:2] = AFF0_RES
283 * MPIDR[15:8] = AFF1_CLUSTERID <- Cluster ID (0,1,2,3)
284 * MPIDR[23:16] = AFF2_CLUSTERID
285 * MPIDR[24] = MT
286 * MPIDR[29:25] = RES0
287 * MPIDR[30] = U
288 * MPIDR[31] = ME
289 * MPIDR[39:32] = AFF3
290 *
291 * Linear Processor ID (LPID) calculation from MPIDR_EL1:
292 * (We only use AFF0_CPUID and AFF1_CLUSTERID for now
293 * until AFF2_CLUSTERID and AFF3 have non-zero values)
294 *
295 * LPID = MPIDR[15:8] | MPIDR[1:0]
York Suna84cd722014-06-23 15:15:54 -0700296 */
York Sun56cc3db2014-09-08 12:20:00 -0700297 mrs x0, mpidr_el1
298 ubfm x1, x0, #8, #15
299 ubfm x2, x0, #0, #1
300 orr x10, x2, x1, lsl #2 /* x10 has LPID */
301 ubfm x9, x0, #0, #15 /* x9 contains MPIDR[15:0] */
York Suna84cd722014-06-23 15:15:54 -0700302 /*
York Sun56cc3db2014-09-08 12:20:00 -0700303 * offset of the spin table element for this core from start of spin
304 * table (each elem is padded to 64 bytes)
York Suna84cd722014-06-23 15:15:54 -0700305 */
York Sun56cc3db2014-09-08 12:20:00 -0700306 lsl x1, x10, #6
307 ldr x0, =__spin_table
308 /* physical address of this cpus spin table element */
309 add x11, x1, x0
310
York Sun77a10972015-03-20 19:28:08 -0700311 ldr x0, =__real_cntfrq
312 ldr x0, [x0]
313 msr cntfrq_el0, x0 /* set with real frequency */
York Sun56cc3db2014-09-08 12:20:00 -0700314 str x9, [x11, #16] /* LPID */
315 mov x4, #1
316 str x4, [x11, #8] /* STATUS */
317 dsb sy
318#if defined(CONFIG_GICV3)
319 gic_wait_for_interrupt_m x0
320#elif defined(CONFIG_GICV2)
321 ldr x0, =GICC_BASE
322 gic_wait_for_interrupt_m x0, w1
323#endif
324
325 bl secondary_switch_to_el2
York Suna84cd722014-06-23 15:15:54 -0700326#ifdef CONFIG_ARMV8_SWITCH_TO_EL1
York Sun56cc3db2014-09-08 12:20:00 -0700327 bl secondary_switch_to_el1
York Suna84cd722014-06-23 15:15:54 -0700328#endif
York Suna84cd722014-06-23 15:15:54 -0700329
York Sun56cc3db2014-09-08 12:20:00 -0700330slave_cpu:
331 wfe
332 ldr x0, [x11]
333 cbz x0, slave_cpu
334#ifndef CONFIG_ARMV8_SWITCH_TO_EL1
335 mrs x1, sctlr_el2
336#else
337 mrs x1, sctlr_el1
338#endif
339 tbz x1, #25, cpu_is_le
340 rev x0, x0 /* BE to LE conversion */
341cpu_is_le:
342 br x0 /* branch to the given address */
343ENDPROC(secondary_boot_func)
344
345ENTRY(secondary_switch_to_el2)
346 switch_el x0, 1f, 0f, 0f
3470: ret
3481: armv8_switch_to_el2_m x0
349ENDPROC(secondary_switch_to_el2)
350
351ENTRY(secondary_switch_to_el1)
352 switch_el x0, 0f, 1f, 0f
3530: ret
3541: armv8_switch_to_el1_m x0, x1
355ENDPROC(secondary_switch_to_el1)
356
357 /* Ensure that the literals used by the secondary boot code are
358 * assembled within it (this is required so that we can protect
359 * this area with a single memreserve region
360 */
361 .ltorg
362
363 /* 64 bit alignment for elements accessed as data */
364 .align 4
York Sun77a10972015-03-20 19:28:08 -0700365 .global __real_cntfrq
366__real_cntfrq:
367 .quad COUNTER_FREQUENCY
York Sun56cc3db2014-09-08 12:20:00 -0700368 .globl __secondary_boot_code_size
369 .type __secondary_boot_code_size, %object
370 /* Secondary Boot Code ends here */
371__secondary_boot_code_size:
372 .quad .-secondary_boot_code
Mingkai Hu0e58b512015-10-26 19:47:50 +0800373#endif