blob: 3319a6f958dc9f1858654e779c2da27f3cd2abf5 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galafd83aa82008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galaa1c0a462010-05-21 04:14:49 -050014#include "../board/freescale/common/ics307_clk.h"
15
Wolfgang Denkdc25d152010-10-04 19:58:00 +020016#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080017#define CONFIG_RAMBOOT_SDCARD 1
Haijun.Zhangbb327932014-04-10 11:16:30 +080018#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Galae727a362011-01-12 02:48:53 -060019#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hua74e3952009-09-23 15:20:38 +080020#endif
21
Wolfgang Denkdc25d152010-10-04 19:58:00 +020022#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080023#define CONFIG_RAMBOOT_SPIFLASH 1
Haijun.Zhangbb327932014-04-10 11:16:30 +080024#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Galae727a362011-01-12 02:48:53 -060025#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#endif
27
28#ifndef CONFIG_SYS_TEXT_BASE
Haijun.Zhangafdc3f52014-02-13 09:03:02 +080029#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hua74e3952009-09-23 15:20:38 +080030#endif
31
Kumar Galae727a362011-01-12 02:48:53 -060032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
Haiying Wang31b90122010-11-10 15:37:13 -050036#ifndef CONFIG_SYS_MONITOR_BASE
37#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
38#endif
39
Kumar Galafd83aa82008-07-25 13:31:05 -050040#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040041#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
42#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
43#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Galafd83aa82008-07-25 13:31:05 -050044#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000045#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Galafd83aa82008-07-25 13:31:05 -050046#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050047#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050048
Kumar Galafd83aa82008-07-25 13:31:05 -050049
50#define CONFIG_TSEC_ENET /* tsec ethernet support */
51#define CONFIG_ENV_OVERWRITE
52
Kumar Galaa1c0a462010-05-21 04:14:49 -050053#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
54#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050055#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050056
57/*
58 * These can be toggled for performance analysis, otherwise use default.
59 */
60#define CONFIG_L2_CACHE /* toggle L2 cache */
61#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050062
63#define CONFIG_ENABLE_36BIT_PHYS 1
64
Kumar Galaee1ca7e2009-07-30 15:54:07 -050065#ifdef CONFIG_PHYS_64BIT
66#define CONFIG_ADDR_MAP 1
67#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
68#endif
69
Mingkai Hu90975312009-09-23 15:19:32 +080070#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
71#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -050072#define CONFIG_PANIC_HANG /* do not reset board on panic */
73
74/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +080075 * Config the L2 Cache as L2 SRAM
76 */
77#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
78#ifdef CONFIG_PHYS_64BIT
79#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
80#else
81#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
82#endif
83#define CONFIG_SYS_L2_SIZE (512 << 10)
84#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
85
Timur Tabid8f341c2011-08-04 18:03:41 -050086#define CONFIG_SYS_CCSRBAR 0xffe00000
87#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Galafd83aa82008-07-25 13:31:05 -050088
Kumar Gala842aa5b2011-11-09 09:10:49 -060089#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050090#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Huc2a6dca2009-09-23 15:20:37 +080091#endif
92
Kumar Galafd83aa82008-07-25 13:31:05 -050093/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -050094#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -050095#undef CONFIG_FSL_DDR_INTERACTIVE
96#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
97#define CONFIG_DDR_SPD
Kumar Galafd83aa82008-07-25 13:31:05 -050098
Dave Liud3ca1242008-10-28 17:53:38 +080099#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500104
Kumar Galafd83aa82008-07-25 13:31:05 -0500105#define CONFIG_DIMM_SLOTS_PER_CTLR 1
106#define CONFIG_CHIP_SELECTS_PER_CTRL 2
107
108/* I2C addresses of SPD EEPROMs */
109#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500111
112/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800113#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800115#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_TIMING_3 0x00000000
117#define CONFIG_SYS_DDR_TIMING_0 0x00260802
118#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
119#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
120#define CONFIG_SYS_DDR_MODE_1 0x00480432
121#define CONFIG_SYS_DDR_MODE_2 0x00000000
122#define CONFIG_SYS_DDR_INTERVAL 0x06180100
123#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
124#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
125#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
126#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800127#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
131#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
132#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500133
Kumar Galafd83aa82008-07-25 13:31:05 -0500134/* Make sure required options are set */
135#ifndef CONFIG_SPD_EEPROM
136#error ("CONFIG_SPD_EEPROM is required")
137#endif
138
139#undef CONFIG_CLOCKS_IN_MHZ
140
Kumar Galafd83aa82008-07-25 13:31:05 -0500141/*
142 * Memory map -- xxx -this is wrong, needs updating
143 *
144 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
145 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
146 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
147 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
148 *
149 * Localbus cacheable (TBD)
150 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
151 *
152 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500153 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500154 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500155 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500156 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
157 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
158 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
159 */
160
161/*
162 * Local Bus Definitions
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500165#ifdef CONFIG_PHYS_64BIT
166#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
167#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600168#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500169#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500170
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800171#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000172 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800173#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500174
Mingkai Hu90975312009-09-23 15:19:32 +0800175#define CONFIG_SYS_BR1_PRELIM \
176 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
177 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600178#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500179
Mingkai Hu90975312009-09-23 15:19:32 +0800180#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
181 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500183#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
184
Mingkai Hu90975312009-09-23 15:19:32 +0800185#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800188#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500190
Masahiro Yamada0c5b8eb2014-06-04 10:26:50 +0900191#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800192#define CONFIG_SYS_RAMBOOT
Kumar Galab1dd51f2010-11-29 14:32:11 -0600193#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800194#else
195#undef CONFIG_SYS_RAMBOOT
196#endif
197
Kumar Galafd83aa82008-07-25 13:31:05 -0500198#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_CFI
200#define CONFIG_SYS_FLASH_EMPTY_INFO
201#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500202
203#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
204
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000205#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Galafd83aa82008-07-25 13:31:05 -0500206#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
207#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500208#ifdef CONFIG_PHYS_64BIT
209#define PIXIS_BASE_PHYS 0xfffdf0000ull
210#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600211#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500212#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500213
Kumar Gala0f492b42008-12-02 14:19:33 -0600214#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800215#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500216
217#define PIXIS_ID 0x0 /* Board ID at offset 0 */
218#define PIXIS_VER 0x1 /* Board version at offset 1 */
219#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
220#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
221#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
222#define PIXIS_PWR 0x5 /* PIXIS Power status register */
223#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
224#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
225#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
226#define PIXIS_VCTL 0x10 /* VELA Control Register */
227#define PIXIS_VSTAT 0x11 /* VELA Status Register */
228#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
229#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
230#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
231#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500232#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
233#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
234#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
235#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
236#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
237#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
238#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500239#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
240#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
241#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
242#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
243#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
244#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
245#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
246#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
247#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
248#define PIXIS_VWATCH 0x24 /* Watchdog Register */
249#define PIXIS_LED 0x25 /* LED Register */
250
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800251#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
252
Kumar Galafd83aa82008-07-25 13:31:05 -0500253/* old pixis referenced names */
254#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
255#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock3cde72b2011-02-25 16:20:11 -0600256#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Galafd83aa82008-07-25 13:31:05 -0500257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_INIT_RAM_LOCK 1
259#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200260#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500261
Mingkai Hu90975312009-09-23 15:19:32 +0800262#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200263 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500265
Mingkai Hu90975312009-09-23 15:19:32 +0800266#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
267#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500268
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800269#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500270#define CONFIG_SYS_NAND_BASE 0xffa00000
271#ifdef CONFIG_PHYS_64BIT
272#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
273#else
274#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
275#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800276#else
277#define CONFIG_SYS_NAND_BASE 0xfff00000
278#ifdef CONFIG_PHYS_64BIT
279#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
280#else
281#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
282#endif
283#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500284#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
285 CONFIG_SYS_NAND_BASE + 0x40000, \
286 CONFIG_SYS_NAND_BASE + 0x80000, \
287 CONFIG_SYS_NAND_BASE + 0xC0000}
288#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500289#define CONFIG_NAND_FSL_ELBC 1
290#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
291
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800292/* NAND boot: 4K NAND loader config */
293#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangafdc3f52014-02-13 09:03:02 +0800294#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800295#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
296#define CONFIG_SYS_NAND_U_BOOT_START \
297 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
298#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
299#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
300#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
301
Jason Jin3a1e04f2008-10-31 05:07:04 -0500302/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500303#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800304 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
305 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
306 | BR_PS_8 /* Port Size = 8 bit */ \
307 | BR_MS_FCM /* MSEL = FCM */ \
308 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500309#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu90975312009-09-23 15:19:32 +0800310 | OR_FCM_PGS /* Large Page*/ \
311 | OR_FCM_CSCT \
312 | OR_FCM_CST \
313 | OR_FCM_CHT \
314 | OR_FCM_SCY_1 \
315 | OR_FCM_TRLX \
316 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500317
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800318#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
319#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500320#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
321#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500322
Mingkai Hu90975312009-09-23 15:19:32 +0800323#define CONFIG_SYS_BR4_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000324 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800325 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
326 | BR_PS_8 /* Port Size = 8 bit */ \
327 | BR_MS_FCM /* MSEL = FCM */ \
328 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500329#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800330#define CONFIG_SYS_BR5_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000331 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800332 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
333 | BR_PS_8 /* Port Size = 8 bit */ \
334 | BR_MS_FCM /* MSEL = FCM */ \
335 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500336#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500337
Mingkai Hu90975312009-09-23 15:19:32 +0800338#define CONFIG_SYS_BR6_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000339 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800340 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
341 | BR_PS_8 /* Port Size = 8 bit */ \
342 | BR_MS_FCM /* MSEL = FCM */ \
343 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500344#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500345
Kumar Galafd83aa82008-07-25 13:31:05 -0500346/* Serial Port - controlled on board with jumper J8
347 * open - index 2
348 * shorted - index 1
349 */
350#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_NS16550_SERIAL
352#define CONFIG_SYS_NS16550_REG_SIZE 1
353#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500354#ifdef CONFIG_NAND_SPL
355#define CONFIG_NS16550_MIN_FUNCTIONS
356#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500359 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
360
Mingkai Hu90975312009-09-23 15:19:32 +0800361#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
362#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500363
Kumar Galafd83aa82008-07-25 13:31:05 -0500364/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500365 * I2C
366 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200367#define CONFIG_SYS_I2C
368#define CONFIG_SYS_I2C_FSL
369#define CONFIG_SYS_FSL_I2C_SPEED 400000
370#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
371#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
372#define CONFIG_SYS_FSL_I2C2_SPEED 400000
373#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
374#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
375#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Galafd83aa82008-07-25 13:31:05 -0500376
377/*
378 * I2C2 EEPROM
379 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200380#define CONFIG_ID_EEPROM
381#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500383#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
385#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
386#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500387
388/*
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700389 * eSPI - Enhanced SPI
390 */
391#define CONFIG_HARD_SPI
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700392
393#if defined(CONFIG_SPI_FLASH)
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700394#define CONFIG_SF_DEFAULT_SPEED 10000000
395#define CONFIG_SF_DEFAULT_MODE 0
396#endif
397
398/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500399 * General PCI
400 * Memory space is mapped 1-1, but I/O space must start from 0.
401 */
402
Kumar Galaef43b6e2008-12-02 16:08:39 -0600403#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500404#ifdef CONFIG_PHYS_64BIT
405#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
406#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
407#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600408#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
409#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500410#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500412#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
413#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
414#ifdef CONFIG_PHYS_64BIT
415#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
416#else
417#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
418#endif
419#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500420
421/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600422#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600423#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500424#ifdef CONFIG_PHYS_64BIT
425#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
426#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
427#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600428#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600429#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500430#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600432#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500433#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
434#ifdef CONFIG_PHYS_64BIT
435#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
436#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500438#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500440
441/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600442#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600443#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500444#ifdef CONFIG_PHYS_64BIT
445#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
446#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
447#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600448#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600449#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500450#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200451#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600452#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500453#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
456#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500458#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500460
461/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600462#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600463#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500464#ifdef CONFIG_PHYS_64BIT
465#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
466#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
467#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600468#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600469#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500470#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600472#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500473#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
474#ifdef CONFIG_PHYS_64BIT
475#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
476#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500478#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500480
481#if defined(CONFIG_PCI)
Kumar Galafd83aa82008-07-25 13:31:05 -0500482/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600483#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500484
485/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600486/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500487
488/* video */
Kumar Galafd83aa82008-07-25 13:31:05 -0500489
490#if defined(CONFIG_VIDEO)
491#define CONFIG_BIOSEMU
Kumar Galafd83aa82008-07-25 13:31:05 -0500492#define CONFIG_ATI_RADEON_FB
493#define CONFIG_VIDEO_LOGO
Kumar Gala60ff4642008-12-02 16:08:40 -0600494#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500495#endif
496
497#undef CONFIG_EEPRO100
498#undef CONFIG_TULIP
Kumar Galafd83aa82008-07-25 13:31:05 -0500499
Kumar Galafd83aa82008-07-25 13:31:05 -0500500#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600501 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
502 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500503 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
504#endif
505
506#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
507
508#endif /* CONFIG_PCI */
509
510/* SATA */
511#define CONFIG_LIBATA
512#define CONFIG_FSL_SATA
513
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200514#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500515#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
517#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500518#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
520#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500521
522#ifdef CONFIG_FSL_SATA
523#define CONFIG_LBA48
Kumar Galafd83aa82008-07-25 13:31:05 -0500524#endif
525
526#if defined(CONFIG_TSEC_ENET)
527
Kumar Galafd83aa82008-07-25 13:31:05 -0500528#define CONFIG_MII 1 /* MII PHY management */
529#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
530#define CONFIG_TSEC1 1
531#define CONFIG_TSEC1_NAME "eTSEC1"
532#define CONFIG_TSEC3 1
533#define CONFIG_TSEC3_NAME "eTSEC3"
534
Jason Jin21181fd2008-10-10 11:41:00 +0800535#define CONFIG_FSL_SGMII_RISER 1
536#define SGMII_RISER_PHY_OFFSET 0x1c
537
Kumar Galafd83aa82008-07-25 13:31:05 -0500538#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
539#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
540
541#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
542#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
543
544#define TSEC1_PHYIDX 0
545#define TSEC3_PHYIDX 0
546
547#define CONFIG_ETHPRIME "eTSEC1"
548
Kumar Galafd83aa82008-07-25 13:31:05 -0500549#endif /* CONFIG_TSEC_ENET */
550
551/*
552 * Environment
553 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800554
555#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada0c5b8eb2014-06-04 10:26:50 +0900556#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700557#define CONFIG_ENV_SPI_BUS 0
558#define CONFIG_ENV_SPI_CS 0
559#define CONFIG_ENV_SPI_MAX_HZ 10000000
560#define CONFIG_ENV_SPI_MODE 0
561#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
562#define CONFIG_ENV_OFFSET 0xF0000
563#define CONFIG_ENV_SECT_SIZE 0x10000
564#elif defined(CONFIG_RAMBOOT_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000565#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700566#define CONFIG_ENV_SIZE 0x2000
567#define CONFIG_SYS_MMC_ENV_DEV 0
568#else
Mingkai Hua74e3952009-09-23 15:20:38 +0800569 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
570 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800571#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500572#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800573 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800574 #define CONFIG_ENV_SIZE 0x2000
575 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500576#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500577
578#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500580
Kumar Galafd83aa82008-07-25 13:31:05 -0500581#undef CONFIG_WATCHDOG /* watchdog disabled */
582
Andy Fleming6843a6e2008-10-30 16:51:33 -0500583#ifdef CONFIG_MMC
584#define CONFIG_FSL_ESDHC
585#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Fanzc6f976fe2011-10-03 12:18:42 -0700586#endif
587
588/*
589 * USB
590 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000591#define CONFIG_HAS_FSL_MPH_USB
592#ifdef CONFIG_HAS_FSL_MPH_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400593#ifdef CONFIG_USB_EHCI_HCD
Fanzc6f976fe2011-10-03 12:18:42 -0700594#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
595#define CONFIG_USB_EHCI_FSL
Fanzc6f976fe2011-10-03 12:18:42 -0700596#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000597#endif
Fanzc6f976fe2011-10-03 12:18:42 -0700598
Kumar Galafd83aa82008-07-25 13:31:05 -0500599/*
600 * Miscellaneous configurable options
601 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200602#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800603#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500604#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galafd83aa82008-07-25 13:31:05 -0500606
607/*
608 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500609 * have to be in the first 64 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500610 * the maximum mapped by the Linux kernel during initialization.
611 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500612#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
613#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500614
Kumar Galafd83aa82008-07-25 13:31:05 -0500615#if defined(CONFIG_CMD_KGDB)
616#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galafd83aa82008-07-25 13:31:05 -0500617#endif
618
619/*
620 * Environment Configuration
621 */
622
623/* The mac addresses for all ethernet interface */
624#if defined(CONFIG_TSEC_ENET)
625#define CONFIG_HAS_ETH0
Kumar Galafd83aa82008-07-25 13:31:05 -0500626#define CONFIG_HAS_ETH1
Kumar Galafd83aa82008-07-25 13:31:05 -0500627#define CONFIG_HAS_ETH2
Kumar Galafd83aa82008-07-25 13:31:05 -0500628#define CONFIG_HAS_ETH3
Kumar Galafd83aa82008-07-25 13:31:05 -0500629#endif
630
631#define CONFIG_IPADDR 192.168.1.254
632
633#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000634#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000635#define CONFIG_BOOTFILE "uImage"
Mingkai Hu90975312009-09-23 15:19:32 +0800636#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500637
638#define CONFIG_SERVERIP 192.168.1.1
639#define CONFIG_GATEWAYIP 192.168.1.1
640#define CONFIG_NETMASK 255.255.255.0
641
642/* default location for tftp and bootm */
643#define CONFIG_LOADADDR 1000000
644
Kumar Galafd83aa82008-07-25 13:31:05 -0500645#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200646"netdev=eth0\0" \
647"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
648"tftpflash=tftpboot $loadaddr $uboot; " \
649 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
650 " +$filesize; " \
651 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
652 " +$filesize; " \
653 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
654 " $filesize; " \
655 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
656 " +$filesize; " \
657 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
658 " $filesize\0" \
659"consoledev=ttyS0\0" \
660"ramdiskaddr=2000000\0" \
661"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500662"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200663"fdtfile=8536ds/mpc8536ds.dtb\0" \
664"bdev=sda3\0" \
665"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500666
667#define CONFIG_HDBOOT \
668 "setenv bootargs root=/dev/$bdev rw " \
669 "console=$consoledev,$baudrate $othbootargs;" \
670 "tftp $loadaddr $bootfile;" \
671 "tftp $fdtaddr $fdtfile;" \
672 "bootm $loadaddr - $fdtaddr"
673
674#define CONFIG_NFSBOOTCOMMAND \
675 "setenv bootargs root=/dev/nfs rw " \
676 "nfsroot=$serverip:$rootpath " \
677 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
678 "console=$consoledev,$baudrate $othbootargs;" \
679 "tftp $loadaddr $bootfile;" \
680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr - $fdtaddr"
682
683#define CONFIG_RAMBOOTCOMMAND \
684 "setenv bootargs root=/dev/ram rw " \
685 "console=$consoledev,$baudrate $othbootargs;" \
686 "tftp $ramdiskaddr $ramdiskfile;" \
687 "tftp $loadaddr $bootfile;" \
688 "tftp $fdtaddr $fdtfile;" \
689 "bootm $loadaddr $ramdiskaddr $fdtaddr"
690
691#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
692
693#endif /* __CONFIG_H */