blob: 1b7de74a72d15da124291c6d897d48adb7f6e801 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -05002/*
Jerry Huanged413672011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleminge52ffb82008-10-30 16:47:16 -05004 * Andy Fleming
5 *
6 * Based vaguely on the pxa mmc code:
7 * (C) Copyright 2003
8 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleminge52ffb82008-10-30 16:47:16 -05009 */
10
11#include <config.h>
12#include <common.h>
13#include <command.h>
Peng Fan4c286b72018-10-18 14:28:35 +020014#include <clk.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090015#include <errno.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040016#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050017#include <mmc.h>
18#include <part.h>
Peng Fan5eb8b432017-06-12 17:50:54 +080019#include <power/regulator.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050020#include <malloc.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040022#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050023#include <asm/io.h>
Peng Fana4d36f72016-03-25 14:16:56 +080024#include <dm.h>
25#include <asm-generic/gpio.h>
Peng Fanc4142702018-01-21 19:00:24 +080026#include <dm/pinctrl.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050027
Andy Fleminge52ffb82008-10-30 16:47:16 -050028DECLARE_GLOBAL_DATA_PTR;
29
Ye.Li3d46c312014-11-04 15:35:49 +080030#define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
31 IRQSTATEN_CINT | \
32 IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
33 IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
34 IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
35 IRQSTATEN_DINT)
Peng Fanc4142702018-01-21 19:00:24 +080036#define MAX_TUNING_LOOP 40
Ye.Li3d46c312014-11-04 15:35:49 +080037
Andy Fleminge52ffb82008-10-30 16:47:16 -050038struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080039 uint dsaddr; /* SDMA system address register */
40 uint blkattr; /* Block attributes register */
41 uint cmdarg; /* Command argument register */
42 uint xfertyp; /* Transfer type register */
43 uint cmdrsp0; /* Command response 0 register */
44 uint cmdrsp1; /* Command response 1 register */
45 uint cmdrsp2; /* Command response 2 register */
46 uint cmdrsp3; /* Command response 3 register */
47 uint datport; /* Buffer data port register */
48 uint prsstat; /* Present state register */
49 uint proctl; /* Protocol control register */
50 uint sysctl; /* System Control Register */
51 uint irqstat; /* Interrupt status register */
52 uint irqstaten; /* Interrupt status enable register */
53 uint irqsigen; /* Interrupt signal enable register */
54 uint autoc12err; /* Auto CMD error status register */
55 uint hostcapblt; /* Host controller capabilities register */
56 uint wml; /* Watermark level register */
57 uint mixctrl; /* For USDHC */
58 char reserved1[4]; /* reserved */
59 uint fevt; /* Force event register */
60 uint admaes; /* ADMA error status register */
61 uint adsaddr; /* ADMA system address register */
Peng Fana6eadd52016-06-15 10:53:00 +080062 char reserved2[4];
63 uint dllctrl;
64 uint dllstat;
65 uint clktunectrlstatus;
Peng Fanb9b42362018-01-21 19:00:22 +080066 char reserved3[4];
67 uint strobe_dllctrl;
68 uint strobe_dllstat;
69 char reserved4[72];
Peng Fana6eadd52016-06-15 10:53:00 +080070 uint vendorspec;
71 uint mmcboot;
72 uint vendorspec2;
Peng Fanb9b42362018-01-21 19:00:22 +080073 uint tuning_ctrl; /* on i.MX6/7/8 */
74 char reserved5[44];
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080075 uint hostver; /* Host controller version register */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020076 char reserved6[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080077 uint dmaerraddr; /* DMA error address register */
Peng Fana6eadd52016-06-15 10:53:00 +080078 char reserved7[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080079 uint dmaerrattr; /* DMA error attribute register */
80 char reserved8[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080081 uint hostcapblt2; /* Host controller capabilities register 2 */
Peng Fanb9b42362018-01-21 19:00:22 +080082 char reserved9[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080083 uint tcr; /* Tuning control register */
Peng Fanb9b42362018-01-21 19:00:22 +080084 char reserved10[28]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080085 uint sddirctl; /* SD direction control register */
Peng Fanb9b42362018-01-21 19:00:22 +080086 char reserved11[712];/* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080087 uint scr; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050088};
89
Simon Glassfa02ca52017-07-29 11:35:21 -060090struct fsl_esdhc_plat {
91 struct mmc_config cfg;
92 struct mmc mmc;
93};
94
Peng Fanc4142702018-01-21 19:00:24 +080095struct esdhc_soc_data {
96 u32 flags;
97 u32 caps;
98};
99
Peng Fana4d36f72016-03-25 14:16:56 +0800100/**
101 * struct fsl_esdhc_priv
102 *
103 * @esdhc_regs: registers of the sdhc controller
104 * @sdhc_clk: Current clk of the sdhc controller
105 * @bus_width: bus width, 1bit, 4bit or 8bit
106 * @cfg: mmc config
107 * @mmc: mmc
108 * Following is used when Driver Model is enabled for MMC
109 * @dev: pointer for the device
110 * @non_removable: 0: removable; 1: non-removable
Peng Fan01eb1c42016-06-15 10:53:02 +0800111 * @wp_enable: 1: enable checking wp; 0: no check
Peng Fanaee78582017-06-12 17:50:53 +0800112 * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
Peng Fanc4142702018-01-21 19:00:24 +0800113 * @flags: ESDHC_FLAG_xx in include/fsl_esdhc.h
114 * @caps: controller capabilities
115 * @tuning_step: tuning step setting in tuning_ctrl register
116 * @start_tuning_tap: the start point for tuning in tuning_ctrl register
117 * @strobe_dll_delay_target: settings in strobe_dllctrl
118 * @signal_voltage: indicating the current voltage
Peng Fana4d36f72016-03-25 14:16:56 +0800119 * @cd_gpio: gpio for card detection
Peng Fan01eb1c42016-06-15 10:53:02 +0800120 * @wp_gpio: gpio for write protection
Peng Fana4d36f72016-03-25 14:16:56 +0800121 */
122struct fsl_esdhc_priv {
123 struct fsl_esdhc *esdhc_regs;
124 unsigned int sdhc_clk;
Peng Fan4c286b72018-10-18 14:28:35 +0200125 struct clk per_clk;
Peng Fanc4142702018-01-21 19:00:24 +0800126 unsigned int clock;
127 unsigned int mode;
Peng Fana4d36f72016-03-25 14:16:56 +0800128 unsigned int bus_width;
Simon Glass407025d2017-07-29 11:35:24 -0600129#if !CONFIG_IS_ENABLED(BLK)
Peng Fana4d36f72016-03-25 14:16:56 +0800130 struct mmc *mmc;
Simon Glass407025d2017-07-29 11:35:24 -0600131#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800132 struct udevice *dev;
133 int non_removable;
Peng Fan01eb1c42016-06-15 10:53:02 +0800134 int wp_enable;
Peng Fanaee78582017-06-12 17:50:53 +0800135 int vs18_enable;
Peng Fanc4142702018-01-21 19:00:24 +0800136 u32 flags;
137 u32 caps;
138 u32 tuning_step;
139 u32 tuning_start_tap;
140 u32 strobe_dll_delay_target;
141 u32 signal_voltage;
142#if IS_ENABLED(CONFIG_DM_REGULATOR)
143 struct udevice *vqmmc_dev;
144 struct udevice *vmmc_dev;
145#endif
Yangbo Lub99647c2016-12-07 11:54:30 +0800146#ifdef CONFIG_DM_GPIO
Peng Fana4d36f72016-03-25 14:16:56 +0800147 struct gpio_desc cd_gpio;
Peng Fan01eb1c42016-06-15 10:53:02 +0800148 struct gpio_desc wp_gpio;
Yangbo Lub99647c2016-12-07 11:54:30 +0800149#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800150};
151
Andy Fleminge52ffb82008-10-30 16:47:16 -0500152/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +0000153static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500154{
155 uint xfertyp = 0;
156
157 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530158 xfertyp |= XFERTYP_DPSEL;
159#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
160 xfertyp |= XFERTYP_DMAEN;
161#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500162 if (data->blocks > 1) {
163 xfertyp |= XFERTYP_MSBSEL;
164 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -0600165#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
166 xfertyp |= XFERTYP_AC12EN;
167#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500168 }
169
170 if (data->flags & MMC_DATA_READ)
171 xfertyp |= XFERTYP_DTDSEL;
172 }
173
174 if (cmd->resp_type & MMC_RSP_CRC)
175 xfertyp |= XFERTYP_CCCEN;
176 if (cmd->resp_type & MMC_RSP_OPCODE)
177 xfertyp |= XFERTYP_CICEN;
178 if (cmd->resp_type & MMC_RSP_136)
179 xfertyp |= XFERTYP_RSPTYP_136;
180 else if (cmd->resp_type & MMC_RSP_BUSY)
181 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
182 else if (cmd->resp_type & MMC_RSP_PRESENT)
183 xfertyp |= XFERTYP_RSPTYP_48;
184
Jason Liubef0ff02011-03-22 01:32:31 +0000185 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
186 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lub73a3d62016-01-21 17:33:19 +0800187
Andy Fleminge52ffb82008-10-30 16:47:16 -0500188 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
189}
190
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530191#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
192/*
193 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
194 */
Simon Glass1d177d42017-07-29 11:35:17 -0600195static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
196 struct mmc_data *data)
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530197{
Peng Fana4d36f72016-03-25 14:16:56 +0800198 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530199 uint blocks;
200 char *buffer;
201 uint databuf;
202 uint size;
203 uint irqstat;
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100204 ulong start;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530205
206 if (data->flags & MMC_DATA_READ) {
207 blocks = data->blocks;
208 buffer = data->dest;
209 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100210 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530211 size = data->blocksize;
212 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100213 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
214 if (get_timer(start) > PIO_TIMEOUT) {
215 printf("\nData Read Failed in PIO Mode.");
216 return;
217 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530218 }
219 while (size && (!(irqstat & IRQSTAT_TC))) {
220 udelay(100); /* Wait before last byte transfer complete */
221 irqstat = esdhc_read32(&regs->irqstat);
222 databuf = in_le32(&regs->datport);
223 *((uint *)buffer) = databuf;
224 buffer += 4;
225 size -= 4;
226 }
227 blocks--;
228 }
229 } else {
230 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200231 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530232 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100233 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530234 size = data->blocksize;
235 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100236 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
237 if (get_timer(start) > PIO_TIMEOUT) {
238 printf("\nData Write Failed in PIO Mode.");
239 return;
240 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530241 }
242 while (size && (!(irqstat & IRQSTAT_TC))) {
243 udelay(100); /* Wait before last byte transfer complete */
244 databuf = *((uint *)buffer);
245 buffer += 4;
246 size -= 4;
247 irqstat = esdhc_read32(&regs->irqstat);
248 out_le32(&regs->datport, databuf);
249 }
250 blocks--;
251 }
252 }
253}
254#endif
255
Simon Glass1d177d42017-07-29 11:35:17 -0600256static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
257 struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500258{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500259 int timeout;
Peng Fana4d36f72016-03-25 14:16:56 +0800260 struct fsl_esdhc *regs = priv->esdhc_regs;
Peng Fan3364c4b2018-01-10 13:20:40 +0800261#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fan39945c12018-11-20 10:19:25 +0000262 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700263 dma_addr_t addr;
264#endif
Wolfgang Denka40545c2010-05-09 23:52:59 +0200265 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500266
267 wml_value = data->blocksize/4;
268
269 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530270 if (wml_value > WML_RD_WML_MAX)
271 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500272
Roy Zange5853af2010-02-09 18:23:33 +0800273 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li33a56b12014-02-20 18:00:57 +0800274#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Peng Fan3364c4b2018-01-10 13:20:40 +0800275#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fan39945c12018-11-20 10:19:25 +0000276 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700277 addr = virt_to_phys((void *)(data->dest));
278 if (upper_32_bits(addr))
279 printf("Error found for upper 32 bits\n");
280 else
281 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
282#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100283 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li33a56b12014-02-20 18:00:57 +0800284#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700285#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500286 } else {
Ye.Li33a56b12014-02-20 18:00:57 +0800287#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelson30e9cad2012-04-25 14:28:48 +0000288 flush_dcache_range((ulong)data->src,
289 (ulong)data->src+data->blocks
290 *data->blocksize);
Ye.Li33a56b12014-02-20 18:00:57 +0800291#endif
Priyanka Jain02449632011-02-09 09:24:10 +0530292 if (wml_value > WML_WR_WML_MAX)
293 wml_value = WML_WR_WML_MAX_VAL;
Peng Fan01eb1c42016-06-15 10:53:02 +0800294 if (priv->wp_enable) {
295 if ((esdhc_read32(&regs->prsstat) &
296 PRSSTAT_WPSPL) == 0) {
297 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900298 return -ETIMEDOUT;
Peng Fan01eb1c42016-06-15 10:53:02 +0800299 }
Ye Lie1f4f692019-01-07 09:10:27 +0000300 } else {
301#ifdef CONFIG_DM_GPIO
302 if (dm_gpio_is_valid(&priv->wp_gpio) && dm_gpio_get_value(&priv->wp_gpio)) {
303 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
304 return -ETIMEDOUT;
305 }
306#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500307 }
Roy Zange5853af2010-02-09 18:23:33 +0800308
309 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
310 wml_value << 16);
Ye.Li33a56b12014-02-20 18:00:57 +0800311#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Peng Fan3364c4b2018-01-10 13:20:40 +0800312#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fan39945c12018-11-20 10:19:25 +0000313 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700314 addr = virt_to_phys((void *)(data->src));
315 if (upper_32_bits(addr))
316 printf("Error found for upper 32 bits\n");
317 else
318 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
319#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100320 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li33a56b12014-02-20 18:00:57 +0800321#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700322#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500323 }
324
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100325 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500326
327 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530328 /*
329 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
330 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
331 * So, Number of SD Clock cycles for 0.25sec should be minimum
332 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500333 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530334 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500335 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530336 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500337 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530338 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500339 * => timeout + 13 = log2(mmc->clock/4) + 1
340 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800341 *
342 * However, the MMC spec "It is strongly recommended for hosts to
343 * implement more than 500ms timeout value even if the card
344 * indicates the 250ms maximum busy length." Even the previous
345 * value of 300ms is known to be insufficient for some cards.
346 * So, we use
347 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530348 */
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800349 timeout = fls(mmc->clock/2);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500350 timeout -= 13;
351
352 if (timeout > 14)
353 timeout = 14;
354
355 if (timeout < 0)
356 timeout = 0;
357
Kumar Gala9a878d52011-01-29 15:36:10 -0600358#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
359 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
360 timeout++;
361#endif
362
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800363#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
364 timeout = 0xE;
365#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100366 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500367
368 return 0;
369}
370
Eric Nelson30e9cad2012-04-25 14:28:48 +0000371static void check_and_invalidate_dcache_range
372 (struct mmc_cmd *cmd,
373 struct mmc_data *data) {
Yangbo Lud0e295d2015-03-20 19:28:31 -0700374 unsigned start = 0;
Yangbo Lue7702c62016-05-12 19:12:58 +0800375 unsigned end = 0;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000376 unsigned size = roundup(ARCH_DMA_MINALIGN,
377 data->blocks*data->blocksize);
Peng Fan3364c4b2018-01-10 13:20:40 +0800378#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fan39945c12018-11-20 10:19:25 +0000379 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700380 dma_addr_t addr;
381
382 addr = virt_to_phys((void *)(data->dest));
383 if (upper_32_bits(addr))
384 printf("Error found for upper 32 bits\n");
385 else
386 start = lower_32_bits(addr);
Yangbo Lue7702c62016-05-12 19:12:58 +0800387#else
388 start = (unsigned)data->dest;
Yangbo Lud0e295d2015-03-20 19:28:31 -0700389#endif
Yangbo Lue7702c62016-05-12 19:12:58 +0800390 end = start + size;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000391 invalidate_dcache_range(start, end);
392}
Tom Rini239dd252014-05-23 09:19:05 -0400393
Angelo Dureghello520a6692019-01-19 10:40:38 +0100394#ifdef CONFIG_MCF5441x
395/*
396 * Swaps 32-bit words to little-endian byte order.
397 */
398static inline void sd_swap_dma_buff(struct mmc_data *data)
399{
400 int i, size = data->blocksize >> 2;
401 u32 *buffer = (u32 *)data->dest;
402 u32 sw;
403
404 while (data->blocks--) {
405 for (i = 0; i < size; i++) {
406 sw = __sw32(*buffer);
407 *buffer++ = sw;
408 }
409 }
410}
411#endif
412
Andy Fleminge52ffb82008-10-30 16:47:16 -0500413/*
414 * Sends a command out on the bus. Takes the mmc pointer,
415 * a command pointer, and an optional data pointer.
416 */
Simon Glass6aa55dc2017-07-29 11:35:18 -0600417static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
418 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500419{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500420 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500421 uint xfertyp;
422 uint irqstat;
Peng Fanc4142702018-01-21 19:00:24 +0800423 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fana4d36f72016-03-25 14:16:56 +0800424 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam7300ef52018-11-19 10:31:53 -0200425 unsigned long start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500426
Jerry Huanged413672011-01-06 23:42:19 -0600427#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
428 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
429 return 0;
430#endif
431
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100432 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500433
434 sync();
435
436 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100437 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
438 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
439 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500440
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100441 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
442 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500443
444 /* Wait at least 8 SD clock cycles before the next command */
445 /*
446 * Note: This is way more than 8 cycles, but 1ms seems to
447 * resolve timing issues with some cards
448 */
449 udelay(1000);
450
451 /* Set up for a data transfer if we have one */
452 if (data) {
Simon Glass1d177d42017-07-29 11:35:17 -0600453 err = esdhc_setup_data(priv, mmc, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500454 if(err)
455 return err;
Peng Fan9cb5e992015-06-25 10:32:26 +0800456
457 if (data->flags & MMC_DATA_READ)
458 check_and_invalidate_dcache_range(cmd, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500459 }
460
461 /* Figure out the transfer arguments */
462 xfertyp = esdhc_xfertyp(cmd, data);
463
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500464 /* Mask all irqs */
465 esdhc_write32(&regs->irqsigen, 0);
466
Andy Fleminge52ffb82008-10-30 16:47:16 -0500467 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100468 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu9919d642011-11-25 00:18:04 +0000469#if defined(CONFIG_FSL_USDHC)
470 esdhc_write32(&regs->mixctrl,
Volodymyr Riazantsevd251e112015-01-20 10:16:44 -0500471 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
472 | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
Jason Liu9919d642011-11-25 00:18:04 +0000473 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
474#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100475 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu9919d642011-11-25 00:18:04 +0000476#endif
Dirk Behmed8552d62012-03-26 03:13:05 +0000477
Peng Fanc4142702018-01-21 19:00:24 +0800478 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
479 (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
480 flags = IRQSTAT_BRR;
481
Andy Fleminge52ffb82008-10-30 16:47:16 -0500482 /* Wait for the command to complete */
Fabio Estevam7300ef52018-11-19 10:31:53 -0200483 start = get_timer(0);
484 while (!(esdhc_read32(&regs->irqstat) & flags)) {
485 if (get_timer(start) > 1000) {
486 err = -ETIMEDOUT;
487 goto out;
488 }
489 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500490
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100491 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500492
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500493 if (irqstat & CMD_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900494 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500495 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000496 }
497
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500498 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900499 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500500 goto out;
501 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500502
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200503 /* Switch voltage to 1.8V if CMD11 succeeded */
504 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
505 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
506
507 printf("Run CMD11 1.8V switch\n");
508 /* Sleep for 5 ms - max time for card to switch to 1.8V */
509 udelay(5000);
510 }
511
Dirk Behmed8552d62012-03-26 03:13:05 +0000512 /* Workaround for ESDHC errata ENGcm03648 */
513 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800514 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000515
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800516 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000517 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
518 PRSSTAT_DAT0)) {
519 udelay(100);
520 timeout--;
521 }
522
523 if (timeout <= 0) {
524 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900525 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500526 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000527 }
528 }
529
Andy Fleminge52ffb82008-10-30 16:47:16 -0500530 /* Copy the response to the response buffer */
531 if (cmd->resp_type & MMC_RSP_136) {
532 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
533
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100534 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
535 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
536 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
537 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530538 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
539 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
540 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
541 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500542 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100543 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500544
545 /* Wait until all of the blocks are transferred */
546 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530547#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
Simon Glass1d177d42017-07-29 11:35:17 -0600548 esdhc_pio_read_write(priv, data);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530549#else
Peng Fanc4142702018-01-21 19:00:24 +0800550 flags = DATA_COMPLETE;
551 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
552 (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
553 flags = IRQSTAT_BRR;
554 }
555
Andy Fleminge52ffb82008-10-30 16:47:16 -0500556 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100557 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500558
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500559 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900560 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500561 goto out;
562 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000563
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500564 if (irqstat & DATA_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900565 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500566 goto out;
567 }
Peng Fanc4142702018-01-21 19:00:24 +0800568 } while ((irqstat & flags) != flags);
Ye.Li33a56b12014-02-20 18:00:57 +0800569
Peng Fan9cb5e992015-06-25 10:32:26 +0800570 /*
571 * Need invalidate the dcache here again to avoid any
572 * cache-fill during the DMA operations such as the
573 * speculative pre-fetching etc.
574 */
Angelo Dureghello520a6692019-01-19 10:40:38 +0100575 if (data->flags & MMC_DATA_READ) {
Eric Nelson70e68692013-04-03 12:31:56 +0000576 check_and_invalidate_dcache_range(cmd, data);
Angelo Dureghello520a6692019-01-19 10:40:38 +0100577#ifdef CONFIG_MCF5441x
578 sd_swap_dma_buff(data);
579#endif
580 }
Ye.Li33a56b12014-02-20 18:00:57 +0800581#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500582 }
583
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500584out:
585 /* Reset CMD and DATA portions on error */
586 if (err) {
587 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
588 SYSCTL_RSTC);
589 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
590 ;
591
592 if (data) {
593 esdhc_write32(&regs->sysctl,
594 esdhc_read32(&regs->sysctl) |
595 SYSCTL_RSTD);
596 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
597 ;
598 }
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200599
600 /* If this was CMD11, then notify that power cycle is needed */
601 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
602 printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500603 }
604
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100605 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500606
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500607 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500608}
609
Simon Glass1d177d42017-07-29 11:35:17 -0600610static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500611{
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100612 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200613 int div = 1;
614#ifdef ARCH_MXC
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100615#ifdef CONFIG_MX53
616 /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
617 int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
618#else
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200619 int pre_div = 1;
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100620#endif
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200621#else
622 int pre_div = 2;
623#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800624 int sdhc_clk = priv->sdhc_clk;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500625 uint clk;
626
Ye Li56fd85d2019-01-07 03:18:06 +0000627 /*
628 * For ddr mode, usdhc need to enable DDR mode first, after select
629 * this DDR mode, usdhc will automatically divide the usdhc clock
630 */
631 if (mmc->ddr_mode) {
632 writel(readl(&regs->mixctrl) | MIX_CTRL_DDREN, &regs->mixctrl);
633 sdhc_clk >>= 1;
634 }
635
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200636 if (clock < mmc->cfg->f_min)
637 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100638
Ye Li56fd85d2019-01-07 03:18:06 +0000639 if (sdhc_clk / 16 > clock) {
640 for (; pre_div < 256; pre_div *= 2)
641 if ((sdhc_clk / pre_div) <= (clock * 16))
642 break;
643 } else
644 pre_div = 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500645
Ye Li56fd85d2019-01-07 03:18:06 +0000646 for (div = 1; div <= 16; div++)
647 if ((sdhc_clk / (div * pre_div)) <= clock)
648 break;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500649
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200650 pre_div >>= 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500651 div -= 1;
652
653 clk = (pre_div << 8) | (div << 4);
654
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700655#ifdef CONFIG_FSL_USDHC
Ye Li5a24f292016-06-15 10:53:01 +0800656 esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700657#else
Kumar Gala09876a32010-03-18 15:51:05 -0500658 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700659#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100660
661 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500662
663 udelay(10000);
664
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700665#ifdef CONFIG_FSL_USDHC
Ye Li5a24f292016-06-15 10:53:01 +0800666 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700667#else
668 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
669#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100670
Peng Fanc4142702018-01-21 19:00:24 +0800671 priv->clock = clock;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500672}
673
Yangbo Lu163beec2015-04-22 13:57:40 +0800674#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Simon Glass1d177d42017-07-29 11:35:17 -0600675static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu163beec2015-04-22 13:57:40 +0800676{
Peng Fana4d36f72016-03-25 14:16:56 +0800677 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu163beec2015-04-22 13:57:40 +0800678 u32 value;
679 u32 time_out;
680
681 value = esdhc_read32(&regs->sysctl);
682
683 if (enable)
684 value |= SYSCTL_CKEN;
685 else
686 value &= ~SYSCTL_CKEN;
687
688 esdhc_write32(&regs->sysctl, value);
689
690 time_out = 20;
691 value = PRSSTAT_SDSTB;
692 while (!(esdhc_read32(&regs->prsstat) & value)) {
693 if (time_out == 0) {
694 printf("fsl_esdhc: Internal clock never stabilised.\n");
695 break;
696 }
697 time_out--;
698 mdelay(1);
699 }
Peng Fanc4142702018-01-21 19:00:24 +0800700}
701#endif
702
703#ifdef MMC_SUPPORTS_TUNING
704static int esdhc_change_pinstate(struct udevice *dev)
705{
706 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
707 int ret;
708
709 switch (priv->mode) {
710 case UHS_SDR50:
711 case UHS_DDR50:
712 ret = pinctrl_select_state(dev, "state_100mhz");
713 break;
714 case UHS_SDR104:
715 case MMC_HS_200:
Peng Fanddd8d752018-08-10 14:07:55 +0800716 case MMC_HS_400:
Peng Fanc4142702018-01-21 19:00:24 +0800717 ret = pinctrl_select_state(dev, "state_200mhz");
718 break;
719 default:
720 ret = pinctrl_select_state(dev, "default");
721 break;
722 }
723
724 if (ret)
725 printf("%s %d error\n", __func__, priv->mode);
726
727 return ret;
728}
729
730static void esdhc_reset_tuning(struct mmc *mmc)
731{
732 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
733 struct fsl_esdhc *regs = priv->esdhc_regs;
734
735 if (priv->flags & ESDHC_FLAG_USDHC) {
736 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
737 esdhc_clrbits32(&regs->autoc12err,
738 MIX_CTRL_SMPCLK_SEL |
739 MIX_CTRL_EXE_TUNE);
740 }
741 }
742}
743
Peng Fanddd8d752018-08-10 14:07:55 +0800744static void esdhc_set_strobe_dll(struct mmc *mmc)
745{
746 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
747 struct fsl_esdhc *regs = priv->esdhc_regs;
748 u32 val;
749
750 if (priv->clock > ESDHC_STROBE_DLL_CLK_FREQ) {
751 writel(ESDHC_STROBE_DLL_CTRL_RESET, &regs->strobe_dllctrl);
752
753 /*
754 * enable strobe dll ctrl and adjust the delay target
755 * for the uSDHC loopback read clock
756 */
757 val = ESDHC_STROBE_DLL_CTRL_ENABLE |
758 (priv->strobe_dll_delay_target <<
759 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
760 writel(val, &regs->strobe_dllctrl);
761 /* wait 1us to make sure strobe dll status register stable */
762 mdelay(1);
763 val = readl(&regs->strobe_dllstat);
764 if (!(val & ESDHC_STROBE_DLL_STS_REF_LOCK))
765 pr_warn("HS400 strobe DLL status REF not lock!\n");
766 if (!(val & ESDHC_STROBE_DLL_STS_SLV_LOCK))
767 pr_warn("HS400 strobe DLL status SLV not lock!\n");
768 }
769}
770
Peng Fanc4142702018-01-21 19:00:24 +0800771static int esdhc_set_timing(struct mmc *mmc)
772{
773 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
774 struct fsl_esdhc *regs = priv->esdhc_regs;
775 u32 mixctrl;
776
777 mixctrl = readl(&regs->mixctrl);
778 mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
779
780 switch (mmc->selected_mode) {
781 case MMC_LEGACY:
782 case SD_LEGACY:
783 esdhc_reset_tuning(mmc);
Peng Fanddd8d752018-08-10 14:07:55 +0800784 writel(mixctrl, &regs->mixctrl);
785 break;
786 case MMC_HS_400:
787 mixctrl |= MIX_CTRL_DDREN | MIX_CTRL_HS400_EN;
788 writel(mixctrl, &regs->mixctrl);
789 esdhc_set_strobe_dll(mmc);
Peng Fanc4142702018-01-21 19:00:24 +0800790 break;
791 case MMC_HS:
792 case MMC_HS_52:
793 case MMC_HS_200:
794 case SD_HS:
795 case UHS_SDR12:
796 case UHS_SDR25:
797 case UHS_SDR50:
798 case UHS_SDR104:
799 writel(mixctrl, &regs->mixctrl);
800 break;
801 case UHS_DDR50:
802 case MMC_DDR_52:
803 mixctrl |= MIX_CTRL_DDREN;
804 writel(mixctrl, &regs->mixctrl);
805 break;
806 default:
807 printf("Not supported %d\n", mmc->selected_mode);
808 return -EINVAL;
809 }
810
811 priv->mode = mmc->selected_mode;
812
813 return esdhc_change_pinstate(mmc->dev);
Yangbo Lu163beec2015-04-22 13:57:40 +0800814}
Peng Fanc4142702018-01-21 19:00:24 +0800815
816static int esdhc_set_voltage(struct mmc *mmc)
817{
818 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
819 struct fsl_esdhc *regs = priv->esdhc_regs;
820 int ret;
821
822 priv->signal_voltage = mmc->signal_voltage;
823 switch (mmc->signal_voltage) {
824 case MMC_SIGNAL_VOLTAGE_330:
825 if (priv->vs18_enable)
826 return -EIO;
Abel Vesaf3a7c242019-02-01 16:40:11 +0000827#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fanc4142702018-01-21 19:00:24 +0800828 if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
829 ret = regulator_set_value(priv->vqmmc_dev, 3300000);
830 if (ret) {
831 printf("Setting to 3.3V error");
832 return -EIO;
833 }
834 /* Wait for 5ms */
835 mdelay(5);
836 }
837#endif
838
839 esdhc_clrbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
840 if (!(esdhc_read32(&regs->vendorspec) &
841 ESDHC_VENDORSPEC_VSELECT))
842 return 0;
843
844 return -EAGAIN;
845 case MMC_SIGNAL_VOLTAGE_180:
Abel Vesaf3a7c242019-02-01 16:40:11 +0000846#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fanc4142702018-01-21 19:00:24 +0800847 if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
848 ret = regulator_set_value(priv->vqmmc_dev, 1800000);
849 if (ret) {
850 printf("Setting to 1.8V error");
851 return -EIO;
852 }
853 }
Yangbo Lu163beec2015-04-22 13:57:40 +0800854#endif
Peng Fanc4142702018-01-21 19:00:24 +0800855 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
856 if (esdhc_read32(&regs->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
857 return 0;
858
859 return -EAGAIN;
860 case MMC_SIGNAL_VOLTAGE_120:
861 return -ENOTSUPP;
862 default:
863 return 0;
864 }
865}
866
867static void esdhc_stop_tuning(struct mmc *mmc)
868{
869 struct mmc_cmd cmd;
870
871 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
872 cmd.cmdarg = 0;
873 cmd.resp_type = MMC_RSP_R1b;
874
875 dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
876}
877
878static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
879{
880 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
881 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
882 struct fsl_esdhc *regs = priv->esdhc_regs;
883 struct mmc *mmc = &plat->mmc;
884 u32 irqstaten = readl(&regs->irqstaten);
885 u32 irqsigen = readl(&regs->irqsigen);
886 int i, ret = -ETIMEDOUT;
887 u32 val, mixctrl;
888
889 /* clock tuning is not needed for upto 52MHz */
890 if (mmc->clock <= 52000000)
891 return 0;
892
893 /* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
894 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
895 val = readl(&regs->autoc12err);
896 mixctrl = readl(&regs->mixctrl);
897 val &= ~MIX_CTRL_SMPCLK_SEL;
898 mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
899
900 val |= MIX_CTRL_EXE_TUNE;
901 mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
902
903 writel(val, &regs->autoc12err);
904 writel(mixctrl, &regs->mixctrl);
905 }
906
907 /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
908 mixctrl = readl(&regs->mixctrl);
909 mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
910 writel(mixctrl, &regs->mixctrl);
911
912 writel(IRQSTATEN_BRR, &regs->irqstaten);
913 writel(IRQSTATEN_BRR, &regs->irqsigen);
914
915 /*
916 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
917 * of loops reaches 40 times.
918 */
919 for (i = 0; i < MAX_TUNING_LOOP; i++) {
920 u32 ctrl;
921
922 if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
923 if (mmc->bus_width == 8)
924 writel(0x7080, &regs->blkattr);
925 else if (mmc->bus_width == 4)
926 writel(0x7040, &regs->blkattr);
927 } else {
928 writel(0x7040, &regs->blkattr);
929 }
930
931 /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
932 val = readl(&regs->mixctrl);
933 val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
934 writel(val, &regs->mixctrl);
935
936 /* We are using STD tuning, no need to check return value */
937 mmc_send_tuning(mmc, opcode, NULL);
938
939 ctrl = readl(&regs->autoc12err);
940 if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
941 (ctrl & MIX_CTRL_SMPCLK_SEL)) {
942 /*
943 * need to wait some time, make sure sd/mmc fininsh
944 * send out tuning data, otherwise, the sd/mmc can't
945 * response to any command when the card still out
946 * put the tuning data.
947 */
948 mdelay(1);
949 ret = 0;
950 break;
951 }
952
953 /* Add 1ms delay for SD and eMMC */
954 mdelay(1);
955 }
956
957 writel(irqstaten, &regs->irqstaten);
958 writel(irqsigen, &regs->irqsigen);
959
960 esdhc_stop_tuning(mmc);
961
962 return ret;
963}
964#endif
Yangbo Lu163beec2015-04-22 13:57:40 +0800965
Simon Glass6aa55dc2017-07-29 11:35:18 -0600966static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500967{
Peng Fana4d36f72016-03-25 14:16:56 +0800968 struct fsl_esdhc *regs = priv->esdhc_regs;
Peng Fanc4142702018-01-21 19:00:24 +0800969 int ret __maybe_unused;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500970
Yangbo Lu163beec2015-04-22 13:57:40 +0800971#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
972 /* Select to use peripheral clock */
Simon Glass1d177d42017-07-29 11:35:17 -0600973 esdhc_clock_control(priv, false);
Yangbo Lu163beec2015-04-22 13:57:40 +0800974 esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
Simon Glass1d177d42017-07-29 11:35:17 -0600975 esdhc_clock_control(priv, true);
Yangbo Lu163beec2015-04-22 13:57:40 +0800976#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500977 /* Set the clock speed */
Peng Fanc4142702018-01-21 19:00:24 +0800978 if (priv->clock != mmc->clock)
979 set_sysctl(priv, mmc, mmc->clock);
980
981#ifdef MMC_SUPPORTS_TUNING
982 if (mmc->clk_disable) {
983#ifdef CONFIG_FSL_USDHC
984 esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
985#else
986 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
987#endif
988 } else {
989#ifdef CONFIG_FSL_USDHC
990 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
991 VENDORSPEC_CKEN);
992#else
993 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
994#endif
995 }
996
997 if (priv->mode != mmc->selected_mode) {
998 ret = esdhc_set_timing(mmc);
999 if (ret) {
1000 printf("esdhc_set_timing error %d\n", ret);
1001 return ret;
1002 }
1003 }
1004
1005 if (priv->signal_voltage != mmc->signal_voltage) {
1006 ret = esdhc_set_voltage(mmc);
1007 if (ret) {
1008 printf("esdhc_set_voltage error %d\n", ret);
1009 return ret;
1010 }
1011 }
1012#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -05001013
1014 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001015 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001016
1017 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001018 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001019 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001020 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
1021
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +09001022 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001023}
1024
Simon Glass6aa55dc2017-07-29 11:35:18 -06001025static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -05001026{
Peng Fana4d36f72016-03-25 14:16:56 +08001027 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass0c3ef222017-07-29 11:35:20 -06001028 ulong start;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001029
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001030 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +02001031 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001032
1033 /* Wait until the controller is available */
Simon Glass0c3ef222017-07-29 11:35:20 -06001034 start = get_timer(0);
1035 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
1036 if (get_timer(start) > 1000)
1037 return -ETIMEDOUT;
1038 }
Andy Fleminge52ffb82008-10-30 16:47:16 -05001039
Peng Fana6eadd52016-06-15 10:53:00 +08001040#if defined(CONFIG_FSL_USDHC)
1041 /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
1042 esdhc_write32(&regs->mmcboot, 0x0);
1043 /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
1044 esdhc_write32(&regs->mixctrl, 0x0);
1045 esdhc_write32(&regs->clktunectrlstatus, 0x0);
1046
1047 /* Put VEND_SPEC to default value */
Peng Fan283620c2018-01-02 16:51:22 +08001048 if (priv->vs18_enable)
1049 esdhc_write32(&regs->vendorspec, (VENDORSPEC_INIT |
1050 ESDHC_VENDORSPEC_VSELECT));
1051 else
1052 esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
Peng Fana6eadd52016-06-15 10:53:00 +08001053
1054 /* Disable DLL_CTRL delay line */
1055 esdhc_write32(&regs->dllctrl, 0x0);
1056#endif
1057
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +00001058#ifndef ARCH_MXC
P.V.Suresh7b1868b2010-12-04 10:37:23 +05301059 /* Enable cache snooping */
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +00001060 esdhc_write32(&regs->scr, 0x00000040);
1061#endif
P.V.Suresh7b1868b2010-12-04 10:37:23 +05301062
Eric Nelsonc8e615c2015-12-04 12:32:48 -07001063#ifndef CONFIG_FSL_USDHC
Dirk Behmedbe67252013-07-15 15:44:29 +02001064 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Ye Li5a24f292016-06-15 10:53:01 +08001065#else
1066 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
Eric Nelsonc8e615c2015-12-04 12:32:48 -07001067#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -05001068
1069 /* Set the initial clock speed */
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09001070 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001071
1072 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001073 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001074
Angelo Dureghello520a6692019-01-19 10:40:38 +01001075#ifdef CONFIG_MCF5441x
1076 esdhc_write32(&regs->proctl, PROCTL_INIT | PROCTL_D3CD);
1077#else
Andy Fleminge52ffb82008-10-30 16:47:16 -05001078 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001079 esdhc_write32(&regs->proctl, PROCTL_INIT);
Angelo Dureghello520a6692019-01-19 10:40:38 +01001080#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -05001081
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001082 /* Set timout to the maximum value */
1083 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001084
Thierry Reding8cee4c982012-01-02 01:15:38 +00001085 return 0;
1086}
1087
Simon Glass6aa55dc2017-07-29 11:35:18 -06001088static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Reding8cee4c982012-01-02 01:15:38 +00001089{
Peng Fana4d36f72016-03-25 14:16:56 +08001090 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Reding8cee4c982012-01-02 01:15:38 +00001091 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001092
Haijun.Zhang05f58542014-01-10 13:52:17 +08001093#ifdef CONFIG_ESDHC_DETECT_QUIRK
1094 if (CONFIG_ESDHC_DETECT_QUIRK)
1095 return 1;
1096#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001097
Simon Glass407025d2017-07-29 11:35:24 -06001098#if CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +08001099 if (priv->non_removable)
1100 return 1;
Yangbo Lub99647c2016-12-07 11:54:30 +08001101#ifdef CONFIG_DM_GPIO
Peng Fana4d36f72016-03-25 14:16:56 +08001102 if (dm_gpio_is_valid(&priv->cd_gpio))
1103 return dm_gpio_get_value(&priv->cd_gpio);
1104#endif
Yangbo Lub99647c2016-12-07 11:54:30 +08001105#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001106
Thierry Reding8cee4c982012-01-02 01:15:38 +00001107 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
1108 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001109
Thierry Reding8cee4c982012-01-02 01:15:38 +00001110 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001111}
1112
Simon Glass81357b52017-07-29 11:35:19 -06001113static int esdhc_reset(struct fsl_esdhc *regs)
Jerry Huangb7ef7562010-03-18 15:57:06 -05001114{
Simon Glass81357b52017-07-29 11:35:19 -06001115 ulong start;
Jerry Huangb7ef7562010-03-18 15:57:06 -05001116
1117 /* reset the controller */
Dirk Behmedbe67252013-07-15 15:44:29 +02001118 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huangb7ef7562010-03-18 15:57:06 -05001119
1120 /* hardware clears the bit when it is done */
Simon Glass81357b52017-07-29 11:35:19 -06001121 start = get_timer(0);
1122 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
1123 if (get_timer(start) > 100) {
1124 printf("MMC/SD: Reset never completed.\n");
1125 return -ETIMEDOUT;
1126 }
1127 }
1128
1129 return 0;
Jerry Huangb7ef7562010-03-18 15:57:06 -05001130}
1131
Simon Glasseba48f92017-07-29 11:35:31 -06001132#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass6aa55dc2017-07-29 11:35:18 -06001133static int esdhc_getcd(struct mmc *mmc)
1134{
1135 struct fsl_esdhc_priv *priv = mmc->priv;
1136
1137 return esdhc_getcd_common(priv);
1138}
1139
1140static int esdhc_init(struct mmc *mmc)
1141{
1142 struct fsl_esdhc_priv *priv = mmc->priv;
1143
1144 return esdhc_init_common(priv, mmc);
1145}
1146
1147static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
1148 struct mmc_data *data)
1149{
1150 struct fsl_esdhc_priv *priv = mmc->priv;
1151
1152 return esdhc_send_cmd_common(priv, mmc, cmd, data);
1153}
1154
1155static int esdhc_set_ios(struct mmc *mmc)
1156{
1157 struct fsl_esdhc_priv *priv = mmc->priv;
1158
1159 return esdhc_set_ios_common(priv, mmc);
1160}
1161
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001162static const struct mmc_ops esdhc_ops = {
Simon Glass6aa55dc2017-07-29 11:35:18 -06001163 .getcd = esdhc_getcd,
1164 .init = esdhc_init,
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001165 .send_cmd = esdhc_send_cmd,
1166 .set_ios = esdhc_set_ios,
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001167};
Simon Glass407025d2017-07-29 11:35:24 -06001168#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001169
Simon Glassfa02ca52017-07-29 11:35:21 -06001170static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
1171 struct fsl_esdhc_plat *plat)
Andy Fleminge52ffb82008-10-30 16:47:16 -05001172{
Simon Glassfa02ca52017-07-29 11:35:21 -06001173 struct mmc_config *cfg;
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001174 struct fsl_esdhc *regs;
Li Yangd4933f22010-11-25 17:06:09 +00001175 u32 caps, voltage_caps;
Simon Glass81357b52017-07-29 11:35:19 -06001176 int ret;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001177
Peng Fana4d36f72016-03-25 14:16:56 +08001178 if (!priv)
1179 return -EINVAL;
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001180
Peng Fana4d36f72016-03-25 14:16:56 +08001181 regs = priv->esdhc_regs;
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001182
Jerry Huangb7ef7562010-03-18 15:57:06 -05001183 /* First reset the eSDHC controller */
Simon Glass81357b52017-07-29 11:35:19 -06001184 ret = esdhc_reset(regs);
1185 if (ret)
1186 return ret;
Jerry Huangb7ef7562010-03-18 15:57:06 -05001187
Angelo Dureghello520a6692019-01-19 10:40:38 +01001188#ifdef CONFIG_MCF5441x
1189 /* ColdFire, using SDHC_DATA[3] for card detection */
1190 esdhc_write32(&regs->proctl, PROCTL_INIT | PROCTL_D3CD);
1191#endif
1192
Eric Nelsonc8e615c2015-12-04 12:32:48 -07001193#ifndef CONFIG_FSL_USDHC
Jerry Huang4e3bfa02012-05-17 23:57:02 +00001194 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
1195 | SYSCTL_IPGEN | SYSCTL_CKEN);
Peng Fanc4142702018-01-21 19:00:24 +08001196 /* Clearing tuning bits in case ROM has set it already */
1197 esdhc_write32(&regs->mixctrl, 0);
1198 esdhc_write32(&regs->autoc12err, 0);
1199 esdhc_write32(&regs->clktunectrlstatus, 0);
Ye Li5a24f292016-06-15 10:53:01 +08001200#else
1201 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
1202 VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
Eric Nelsonc8e615c2015-12-04 12:32:48 -07001203#endif
Jerry Huang4e3bfa02012-05-17 23:57:02 +00001204
Peng Fanaee78582017-06-12 17:50:53 +08001205 if (priv->vs18_enable)
1206 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
1207
Ye.Li3d46c312014-11-04 15:35:49 +08001208 writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
Simon Glassfa02ca52017-07-29 11:35:21 -06001209 cfg = &plat->cfg;
Simon Glass407025d2017-07-29 11:35:24 -06001210#ifndef CONFIG_DM_MMC
Simon Glassfa02ca52017-07-29 11:35:21 -06001211 memset(cfg, '\0', sizeof(*cfg));
Simon Glass407025d2017-07-29 11:35:24 -06001212#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001213
Li Yangd4933f22010-11-25 17:06:09 +00001214 voltage_caps = 0;
Wang Huanc9292132014-09-05 13:52:40 +08001215 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang39356612011-01-07 00:06:47 -06001216
Angelo Dureghello520a6692019-01-19 10:40:38 +01001217#ifdef CONFIG_MCF5441x
1218 /*
1219 * MCF5441x RM declares in more points that sdhc clock speed must
1220 * never exceed 25 Mhz. From this, the HS bit needs to be disabled
1221 * from host capabilities.
1222 */
1223 caps &= ~ESDHC_HOSTCAPBLT_HSS;
1224#endif
1225
Roy Zang39356612011-01-07 00:06:47 -06001226#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
1227 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
1228 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
1229#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +08001230
1231/* T4240 host controller capabilities register should have VS33 bit */
1232#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1233 caps = caps | ESDHC_HOSTCAPBLT_VS33;
1234#endif
1235
Andy Fleminge52ffb82008-10-30 16:47:16 -05001236 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yangd4933f22010-11-25 17:06:09 +00001237 voltage_caps |= MMC_VDD_165_195;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001238 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yangd4933f22010-11-25 17:06:09 +00001239 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001240 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yangd4933f22010-11-25 17:06:09 +00001241 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
1242
Simon Glassfa02ca52017-07-29 11:35:21 -06001243 cfg->name = "FSL_SDHC";
Simon Glasseba48f92017-07-29 11:35:31 -06001244#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassfa02ca52017-07-29 11:35:21 -06001245 cfg->ops = &esdhc_ops;
Simon Glass407025d2017-07-29 11:35:24 -06001246#endif
Li Yangd4933f22010-11-25 17:06:09 +00001247#ifdef CONFIG_SYS_SD_VOLTAGE
Simon Glassfa02ca52017-07-29 11:35:21 -06001248 cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
Li Yangd4933f22010-11-25 17:06:09 +00001249#else
Simon Glassfa02ca52017-07-29 11:35:21 -06001250 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +00001251#endif
Simon Glassfa02ca52017-07-29 11:35:21 -06001252 if ((cfg->voltages & voltage_caps) == 0) {
Li Yangd4933f22010-11-25 17:06:09 +00001253 printf("voltage not supported by controller\n");
1254 return -1;
1255 }
Andy Fleminge52ffb82008-10-30 16:47:16 -05001256
Peng Fana4d36f72016-03-25 14:16:56 +08001257 if (priv->bus_width == 8)
Simon Glassfa02ca52017-07-29 11:35:21 -06001258 cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Peng Fana4d36f72016-03-25 14:16:56 +08001259 else if (priv->bus_width == 4)
Simon Glassfa02ca52017-07-29 11:35:21 -06001260 cfg->host_caps = MMC_MODE_4BIT;
Peng Fana4d36f72016-03-25 14:16:56 +08001261
Simon Glassfa02ca52017-07-29 11:35:21 -06001262 cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Volodymyr Riazantsevd251e112015-01-20 10:16:44 -05001263#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
Simon Glassfa02ca52017-07-29 11:35:21 -06001264 cfg->host_caps |= MMC_MODE_DDR_52MHz;
Volodymyr Riazantsevd251e112015-01-20 10:16:44 -05001265#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -05001266
Peng Fana4d36f72016-03-25 14:16:56 +08001267 if (priv->bus_width > 0) {
1268 if (priv->bus_width < 8)
Simon Glassfa02ca52017-07-29 11:35:21 -06001269 cfg->host_caps &= ~MMC_MODE_8BIT;
Peng Fana4d36f72016-03-25 14:16:56 +08001270 if (priv->bus_width < 4)
Simon Glassfa02ca52017-07-29 11:35:21 -06001271 cfg->host_caps &= ~MMC_MODE_4BIT;
Abbas Razae6bf9772013-03-25 09:13:34 +00001272 }
1273
Andy Fleminge52ffb82008-10-30 16:47:16 -05001274 if (caps & ESDHC_HOSTCAPBLT_HSS)
Simon Glassfa02ca52017-07-29 11:35:21 -06001275 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -05001276
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +08001277#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
1278 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
Simon Glassfa02ca52017-07-29 11:35:21 -06001279 cfg->host_caps &= ~MMC_MODE_8BIT;
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +08001280#endif
1281
Peng Fanc4142702018-01-21 19:00:24 +08001282 cfg->host_caps |= priv->caps;
1283
Simon Glassfa02ca52017-07-29 11:35:21 -06001284 cfg->f_min = 400000;
Peng Fanc4142702018-01-21 19:00:24 +08001285 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001286
Simon Glassfa02ca52017-07-29 11:35:21 -06001287 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001288
Peng Fanc4142702018-01-21 19:00:24 +08001289 writel(0, &regs->dllctrl);
1290 if (priv->flags & ESDHC_FLAG_USDHC) {
1291 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
1292 u32 val = readl(&regs->tuning_ctrl);
1293
1294 val |= ESDHC_STD_TUNING_EN;
1295 val &= ~ESDHC_TUNING_START_TAP_MASK;
1296 val |= priv->tuning_start_tap;
1297 val &= ~ESDHC_TUNING_STEP_MASK;
1298 val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
1299 writel(val, &regs->tuning_ctrl);
1300 }
1301 }
1302
Peng Fana4d36f72016-03-25 14:16:56 +08001303 return 0;
1304}
1305
Simon Glassb9876e22017-07-29 11:35:28 -06001306#if !CONFIG_IS_ENABLED(DM_MMC)
Jagan Teki3c2cc6d2017-05-12 17:18:20 +05301307static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
1308 struct fsl_esdhc_priv *priv)
1309{
1310 if (!cfg || !priv)
1311 return -EINVAL;
1312
1313 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
1314 priv->bus_width = cfg->max_bus_width;
1315 priv->sdhc_clk = cfg->sdhc_clk;
1316 priv->wp_enable = cfg->wp_enable;
Peng Fanaee78582017-06-12 17:50:53 +08001317 priv->vs18_enable = cfg->vs18_enable;
Jagan Teki3c2cc6d2017-05-12 17:18:20 +05301318
1319 return 0;
1320};
1321
Peng Fana4d36f72016-03-25 14:16:56 +08001322int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
1323{
Simon Glassfa02ca52017-07-29 11:35:21 -06001324 struct fsl_esdhc_plat *plat;
Peng Fana4d36f72016-03-25 14:16:56 +08001325 struct fsl_esdhc_priv *priv;
Simon Glass5ee39802017-07-29 11:35:22 -06001326 struct mmc *mmc;
Peng Fana4d36f72016-03-25 14:16:56 +08001327 int ret;
1328
1329 if (!cfg)
1330 return -EINVAL;
1331
1332 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
1333 if (!priv)
1334 return -ENOMEM;
Simon Glassfa02ca52017-07-29 11:35:21 -06001335 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
1336 if (!plat) {
1337 free(priv);
1338 return -ENOMEM;
1339 }
Peng Fana4d36f72016-03-25 14:16:56 +08001340
1341 ret = fsl_esdhc_cfg_to_priv(cfg, priv);
1342 if (ret) {
1343 debug("%s xlate failure\n", __func__);
Simon Glassfa02ca52017-07-29 11:35:21 -06001344 free(plat);
Peng Fana4d36f72016-03-25 14:16:56 +08001345 free(priv);
1346 return ret;
1347 }
1348
Simon Glassfa02ca52017-07-29 11:35:21 -06001349 ret = fsl_esdhc_init(priv, plat);
Peng Fana4d36f72016-03-25 14:16:56 +08001350 if (ret) {
1351 debug("%s init failure\n", __func__);
Simon Glassfa02ca52017-07-29 11:35:21 -06001352 free(plat);
Peng Fana4d36f72016-03-25 14:16:56 +08001353 free(priv);
1354 return ret;
1355 }
1356
Simon Glass5ee39802017-07-29 11:35:22 -06001357 mmc = mmc_create(&plat->cfg, priv);
1358 if (!mmc)
1359 return -EIO;
1360
1361 priv->mmc = mmc;
1362
Andy Fleminge52ffb82008-10-30 16:47:16 -05001363 return 0;
1364}
1365
1366int fsl_esdhc_mmc_init(bd_t *bis)
1367{
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001368 struct fsl_esdhc_cfg *cfg;
1369
Fabio Estevam6592a992012-12-27 08:51:08 +00001370 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001371 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glass9e247d12012-12-13 20:49:05 +00001372 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001373 return fsl_esdhc_initialize(bis, cfg);
Andy Fleminge52ffb82008-10-30 16:47:16 -05001374}
Jagan Teki3c2cc6d2017-05-12 17:18:20 +05301375#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001376
Yangbo Lub124f8a2015-04-22 13:57:00 +08001377#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
1378void mmc_adapter_card_type_ident(void)
1379{
1380 u8 card_id;
1381 u8 value;
1382
1383 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
1384 gd->arch.sdhc_adapter = card_id;
1385
1386 switch (card_id) {
1387 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lu81eacd62015-09-17 10:27:12 +08001388 value = QIXIS_READ(brdcfg[5]);
1389 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
1390 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +08001391 break;
1392 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Luc6799ce2015-09-17 10:27:48 +08001393 value = QIXIS_READ(pwr_ctl[1]);
1394 value |= QIXIS_EVDD_BY_SDHC_VS;
1395 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +08001396 break;
1397 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
1398 value = QIXIS_READ(brdcfg[5]);
1399 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
1400 QIXIS_WRITE(brdcfg[5], value);
1401 break;
1402 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
1403 break;
1404 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
1405 break;
1406 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
1407 break;
1408 case QIXIS_ESDHC_NO_ADAPTER:
1409 break;
1410 default:
1411 break;
1412 }
1413}
1414#endif
1415
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001416#ifdef CONFIG_OF_LIBFDT
Yangbo Lud84139c2017-01-17 10:43:54 +08001417__weak int esdhc_status_fixup(void *blob, const char *compat)
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001418{
Chenhui Zhao025eab02011-01-04 17:23:05 +08001419#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001420 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +08001421 do_fixup_by_compat(blob, compat, "status", "disabled",
Yangbo Lud84139c2017-01-17 10:43:54 +08001422 sizeof("disabled"), 1);
1423 return 1;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001424 }
Chenhui Zhao025eab02011-01-04 17:23:05 +08001425#endif
Yangbo Lud84139c2017-01-17 10:43:54 +08001426 return 0;
1427}
1428
1429void fdt_fixup_esdhc(void *blob, bd_t *bd)
1430{
1431 const char *compat = "fsl,esdhc";
1432
1433 if (esdhc_status_fixup(blob, compat))
1434 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001435
Yangbo Lu163beec2015-04-22 13:57:40 +08001436#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
1437 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
1438 gd->arch.sdhc_clk, 1);
1439#else
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001440 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +00001441 gd->arch.sdhc_clk, 1);
Yangbo Lu163beec2015-04-22 13:57:40 +08001442#endif
Yangbo Lub124f8a2015-04-22 13:57:00 +08001443#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
1444 do_fixup_by_compat_u32(blob, compat, "adapter-type",
1445 (u32)(gd->arch.sdhc_adapter), 1);
1446#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +04001447}
Stefano Babicff7a5ca2010-02-05 15:11:27 +01001448#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001449
Simon Glass407025d2017-07-29 11:35:24 -06001450#if CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +08001451#include <asm/arch/clock.h>
Peng Fanaf6dbc02017-02-22 16:21:55 +08001452__weak void init_clk_usdhc(u32 index)
1453{
1454}
1455
Peng Fana4d36f72016-03-25 14:16:56 +08001456static int fsl_esdhc_probe(struct udevice *dev)
1457{
1458 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa02ca52017-07-29 11:35:21 -06001459 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Peng Fana4d36f72016-03-25 14:16:56 +08001460 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Peng Fanc4142702018-01-21 19:00:24 +08001461 const void *fdt = gd->fdt_blob;
1462 int node = dev_of_offset(dev);
1463 struct esdhc_soc_data *data =
1464 (struct esdhc_soc_data *)dev_get_driver_data(dev);
Abel Vesaf3a7c242019-02-01 16:40:11 +00001465#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan5eb8b432017-06-12 17:50:54 +08001466 struct udevice *vqmmc_dev;
York Sun107a5e42017-08-08 15:45:13 -07001467#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001468 fdt_addr_t addr;
1469 unsigned int val;
Simon Glass407025d2017-07-29 11:35:24 -06001470 struct mmc *mmc;
Peng Fana4d36f72016-03-25 14:16:56 +08001471 int ret;
1472
Simon Glass80e9df42017-07-29 11:35:23 -06001473 addr = dev_read_addr(dev);
Peng Fana4d36f72016-03-25 14:16:56 +08001474 if (addr == FDT_ADDR_T_NONE)
1475 return -EINVAL;
1476
1477 priv->esdhc_regs = (struct fsl_esdhc *)addr;
1478 priv->dev = dev;
Peng Fanc4142702018-01-21 19:00:24 +08001479 priv->mode = -1;
1480 if (data) {
1481 priv->flags = data->flags;
1482 priv->caps = data->caps;
1483 }
Peng Fana4d36f72016-03-25 14:16:56 +08001484
Simon Glass80e9df42017-07-29 11:35:23 -06001485 val = dev_read_u32_default(dev, "bus-width", -1);
Peng Fana4d36f72016-03-25 14:16:56 +08001486 if (val == 8)
1487 priv->bus_width = 8;
1488 else if (val == 4)
1489 priv->bus_width = 4;
1490 else
1491 priv->bus_width = 1;
1492
Peng Fanc4142702018-01-21 19:00:24 +08001493 val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
1494 priv->tuning_step = val;
1495 val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
1496 ESDHC_TUNING_START_TAP_DEFAULT);
1497 priv->tuning_start_tap = val;
1498 val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
1499 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
1500 priv->strobe_dll_delay_target = val;
1501
Simon Glass80e9df42017-07-29 11:35:23 -06001502 if (dev_read_bool(dev, "non-removable")) {
Peng Fana4d36f72016-03-25 14:16:56 +08001503 priv->non_removable = 1;
1504 } else {
1505 priv->non_removable = 0;
Yangbo Lub99647c2016-12-07 11:54:30 +08001506#ifdef CONFIG_DM_GPIO
Simon Glass80e9df42017-07-29 11:35:23 -06001507 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
1508 GPIOD_IS_IN);
Yangbo Lub99647c2016-12-07 11:54:30 +08001509#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001510 }
1511
Ye Lie1f4f692019-01-07 09:10:27 +00001512 if (dev_read_prop(dev, "fsl,wp-controller", NULL)) {
1513 priv->wp_enable = 1;
1514 } else {
1515 priv->wp_enable = 0;
Yangbo Lub99647c2016-12-07 11:54:30 +08001516#ifdef CONFIG_DM_GPIO
Ye Lie1f4f692019-01-07 09:10:27 +00001517 gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
Simon Glass80e9df42017-07-29 11:35:23 -06001518 GPIOD_IS_IN);
Yangbo Lub99647c2016-12-07 11:54:30 +08001519#endif
Ye Lie1f4f692019-01-07 09:10:27 +00001520 }
Peng Fan5eb8b432017-06-12 17:50:54 +08001521
1522 priv->vs18_enable = 0;
1523
Abel Vesaf3a7c242019-02-01 16:40:11 +00001524#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan5eb8b432017-06-12 17:50:54 +08001525 /*
1526 * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
1527 * otherwise, emmc will work abnormally.
1528 */
1529 ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
1530 if (ret) {
1531 dev_dbg(dev, "no vqmmc-supply\n");
1532 } else {
1533 ret = regulator_set_enable(vqmmc_dev, true);
1534 if (ret) {
1535 dev_err(dev, "fail to enable vqmmc-supply\n");
1536 return ret;
1537 }
1538
1539 if (regulator_get_value(vqmmc_dev) == 1800000)
1540 priv->vs18_enable = 1;
1541 }
1542#endif
1543
Peng Fanc4142702018-01-21 19:00:24 +08001544 if (fdt_get_property(fdt, node, "no-1-8-v", NULL))
Peng Fanddd8d752018-08-10 14:07:55 +08001545 priv->caps &= ~(UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_HS400);
Peng Fanc4142702018-01-21 19:00:24 +08001546
Peng Fana4d36f72016-03-25 14:16:56 +08001547 /*
1548 * TODO:
1549 * Because lack of clk driver, if SDHC clk is not enabled,
1550 * need to enable it first before this driver is invoked.
1551 *
1552 * we use MXC_ESDHC_CLK to get clk freq.
1553 * If one would like to make this function work,
1554 * the aliases should be provided in dts as this:
1555 *
1556 * aliases {
1557 * mmc0 = &usdhc1;
1558 * mmc1 = &usdhc2;
1559 * mmc2 = &usdhc3;
1560 * mmc3 = &usdhc4;
1561 * };
1562 * Then if your board only supports mmc2 and mmc3, but we can
1563 * correctly get the seq as 2 and 3, then let mxc_get_clock
1564 * work as expected.
1565 */
Peng Fanaf6dbc02017-02-22 16:21:55 +08001566
1567 init_clk_usdhc(dev->seq);
1568
Peng Fan4c286b72018-10-18 14:28:35 +02001569 if (IS_ENABLED(CONFIG_CLK)) {
1570 /* Assigned clock already set clock */
1571 ret = clk_get_by_name(dev, "per", &priv->per_clk);
1572 if (ret) {
1573 printf("Failed to get per_clk\n");
1574 return ret;
1575 }
1576 ret = clk_enable(&priv->per_clk);
1577 if (ret) {
1578 printf("Failed to enable per_clk\n");
1579 return ret;
1580 }
1581
1582 priv->sdhc_clk = clk_get_rate(&priv->per_clk);
1583 } else {
1584 priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
1585 if (priv->sdhc_clk <= 0) {
1586 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1587 return -EINVAL;
1588 }
Peng Fana4d36f72016-03-25 14:16:56 +08001589 }
1590
Simon Glassfa02ca52017-07-29 11:35:21 -06001591 ret = fsl_esdhc_init(priv, plat);
Peng Fana4d36f72016-03-25 14:16:56 +08001592 if (ret) {
1593 dev_err(dev, "fsl_esdhc_init failure\n");
1594 return ret;
1595 }
1596
Simon Glass407025d2017-07-29 11:35:24 -06001597 mmc = &plat->mmc;
1598 mmc->cfg = &plat->cfg;
1599 mmc->dev = dev;
1600 upriv->mmc = mmc;
Peng Fana4d36f72016-03-25 14:16:56 +08001601
Simon Glass407025d2017-07-29 11:35:24 -06001602 return esdhc_init_common(priv, mmc);
Peng Fana4d36f72016-03-25 14:16:56 +08001603}
1604
Simon Glasseba48f92017-07-29 11:35:31 -06001605#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass407025d2017-07-29 11:35:24 -06001606static int fsl_esdhc_get_cd(struct udevice *dev)
1607{
1608 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1609
Simon Glass407025d2017-07-29 11:35:24 -06001610 return esdhc_getcd_common(priv);
1611}
1612
1613static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1614 struct mmc_data *data)
1615{
1616 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1617 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1618
1619 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1620}
1621
1622static int fsl_esdhc_set_ios(struct udevice *dev)
1623{
1624 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1625 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1626
1627 return esdhc_set_ios_common(priv, &plat->mmc);
1628}
1629
1630static const struct dm_mmc_ops fsl_esdhc_ops = {
1631 .get_cd = fsl_esdhc_get_cd,
1632 .send_cmd = fsl_esdhc_send_cmd,
1633 .set_ios = fsl_esdhc_set_ios,
Peng Fanc4142702018-01-21 19:00:24 +08001634#ifdef MMC_SUPPORTS_TUNING
1635 .execute_tuning = fsl_esdhc_execute_tuning,
1636#endif
Simon Glass407025d2017-07-29 11:35:24 -06001637};
1638#endif
1639
Peng Fanc4142702018-01-21 19:00:24 +08001640static struct esdhc_soc_data usdhc_imx7d_data = {
1641 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
1642 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
1643 | ESDHC_FLAG_HS400,
1644 .caps = UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_DDR_52MHz |
1645 MMC_MODE_HS_52MHz | MMC_MODE_HS,
1646};
1647
Peng Fana4d36f72016-03-25 14:16:56 +08001648static const struct udevice_id fsl_esdhc_ids[] = {
Patrick Bruenn3fba9612019-01-03 07:54:32 +01001649 { .compatible = "fsl,imx53-esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +08001650 { .compatible = "fsl,imx6ul-usdhc", },
1651 { .compatible = "fsl,imx6sx-usdhc", },
1652 { .compatible = "fsl,imx6sl-usdhc", },
1653 { .compatible = "fsl,imx6q-usdhc", },
Peng Fanc4142702018-01-21 19:00:24 +08001654 { .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
Peng Fanaf6dbc02017-02-22 16:21:55 +08001655 { .compatible = "fsl,imx7ulp-usdhc", },
Yangbo Lu2a99b602016-12-07 11:54:31 +08001656 { .compatible = "fsl,esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +08001657 { /* sentinel */ }
1658};
1659
Simon Glass407025d2017-07-29 11:35:24 -06001660#if CONFIG_IS_ENABLED(BLK)
1661static int fsl_esdhc_bind(struct udevice *dev)
1662{
1663 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1664
1665 return mmc_bind(dev, &plat->mmc, &plat->cfg);
1666}
1667#endif
1668
Peng Fana4d36f72016-03-25 14:16:56 +08001669U_BOOT_DRIVER(fsl_esdhc) = {
1670 .name = "fsl-esdhc-mmc",
1671 .id = UCLASS_MMC,
1672 .of_match = fsl_esdhc_ids,
Simon Glass407025d2017-07-29 11:35:24 -06001673 .ops = &fsl_esdhc_ops,
Simon Glass407025d2017-07-29 11:35:24 -06001674#if CONFIG_IS_ENABLED(BLK)
1675 .bind = fsl_esdhc_bind,
1676#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001677 .probe = fsl_esdhc_probe,
Simon Glassfa02ca52017-07-29 11:35:21 -06001678 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
Peng Fana4d36f72016-03-25 14:16:56 +08001679 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
1680};
1681#endif