blob: 861f536ac94ce6e79c886ce19b2d836612e57312 [file] [log] [blame]
Andy Fleminge52ffb82008-10-30 16:47:16 -05001/*
Jerry Huanged413672011-01-06 23:42:19 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleminge52ffb82008-10-30 16:47:16 -05003 * Andy Fleming
4 *
5 * Based vaguely on the pxa mmc code:
6 * (C) Copyright 2003
7 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040015#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050016#include <mmc.h>
17#include <part.h>
18#include <malloc.h>
19#include <mmc.h>
20#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040021#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050022#include <asm/io.h>
23
Andy Fleminge52ffb82008-10-30 16:47:16 -050024DECLARE_GLOBAL_DATA_PTR;
25
26struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080027 uint dsaddr; /* SDMA system address register */
28 uint blkattr; /* Block attributes register */
29 uint cmdarg; /* Command argument register */
30 uint xfertyp; /* Transfer type register */
31 uint cmdrsp0; /* Command response 0 register */
32 uint cmdrsp1; /* Command response 1 register */
33 uint cmdrsp2; /* Command response 2 register */
34 uint cmdrsp3; /* Command response 3 register */
35 uint datport; /* Buffer data port register */
36 uint prsstat; /* Present state register */
37 uint proctl; /* Protocol control register */
38 uint sysctl; /* System Control Register */
39 uint irqstat; /* Interrupt status register */
40 uint irqstaten; /* Interrupt status enable register */
41 uint irqsigen; /* Interrupt signal enable register */
42 uint autoc12err; /* Auto CMD error status register */
43 uint hostcapblt; /* Host controller capabilities register */
44 uint wml; /* Watermark level register */
45 uint mixctrl; /* For USDHC */
46 char reserved1[4]; /* reserved */
47 uint fevt; /* Force event register */
48 uint admaes; /* ADMA error status register */
49 uint adsaddr; /* ADMA system address register */
50 char reserved2[160]; /* reserved */
51 uint hostver; /* Host controller version register */
52 char reserved3[4]; /* reserved */
53 uint dmaerraddr; /* DMA error address register */
54 char reserved4[4]; /* reserved */
55 uint dmaerrattr; /* DMA error attribute register */
56 char reserved5[4]; /* reserved */
57 uint hostcapblt2; /* Host controller capabilities register 2 */
58 char reserved6[8]; /* reserved */
59 uint tcr; /* Tuning control register */
60 char reserved7[28]; /* reserved */
61 uint sddirctl; /* SD direction control register */
62 char reserved8[712]; /* reserved */
63 uint scr; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050064};
65
66/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +000067static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -050068{
69 uint xfertyp = 0;
70
71 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +053072 xfertyp |= XFERTYP_DPSEL;
73#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
74 xfertyp |= XFERTYP_DMAEN;
75#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050076 if (data->blocks > 1) {
77 xfertyp |= XFERTYP_MSBSEL;
78 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -060079#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
80 xfertyp |= XFERTYP_AC12EN;
81#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050082 }
83
84 if (data->flags & MMC_DATA_READ)
85 xfertyp |= XFERTYP_DTDSEL;
86 }
87
88 if (cmd->resp_type & MMC_RSP_CRC)
89 xfertyp |= XFERTYP_CCCEN;
90 if (cmd->resp_type & MMC_RSP_OPCODE)
91 xfertyp |= XFERTYP_CICEN;
92 if (cmd->resp_type & MMC_RSP_136)
93 xfertyp |= XFERTYP_RSPTYP_136;
94 else if (cmd->resp_type & MMC_RSP_BUSY)
95 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
96 else if (cmd->resp_type & MMC_RSP_PRESENT)
97 xfertyp |= XFERTYP_RSPTYP_48;
98
Haijun.Zhang203fa4d2013-07-01 14:26:01 +080099#if defined(CONFIG_MX53) || defined(CONFIG_T4240QDS)
Jason Liubef0ff02011-03-22 01:32:31 +0000100 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
101 xfertyp |= XFERTYP_CMDTYP_ABORT;
102#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500103 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
104}
105
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530106#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
107/*
108 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
109 */
Wolfgang Denka40545c2010-05-09 23:52:59 +0200110static void
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530111esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
112{
Ira Snyder66a722e2011-12-23 08:30:40 +0000113 struct fsl_esdhc_cfg *cfg = mmc->priv;
114 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530115 uint blocks;
116 char *buffer;
117 uint databuf;
118 uint size;
119 uint irqstat;
120 uint timeout;
121
122 if (data->flags & MMC_DATA_READ) {
123 blocks = data->blocks;
124 buffer = data->dest;
125 while (blocks) {
126 timeout = PIO_TIMEOUT;
127 size = data->blocksize;
128 irqstat = esdhc_read32(&regs->irqstat);
129 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
130 && --timeout);
131 if (timeout <= 0) {
132 printf("\nData Read Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200133 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530134 }
135 while (size && (!(irqstat & IRQSTAT_TC))) {
136 udelay(100); /* Wait before last byte transfer complete */
137 irqstat = esdhc_read32(&regs->irqstat);
138 databuf = in_le32(&regs->datport);
139 *((uint *)buffer) = databuf;
140 buffer += 4;
141 size -= 4;
142 }
143 blocks--;
144 }
145 } else {
146 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200147 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530148 while (blocks) {
149 timeout = PIO_TIMEOUT;
150 size = data->blocksize;
151 irqstat = esdhc_read32(&regs->irqstat);
152 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
153 && --timeout);
154 if (timeout <= 0) {
155 printf("\nData Write Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200156 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530157 }
158 while (size && (!(irqstat & IRQSTAT_TC))) {
159 udelay(100); /* Wait before last byte transfer complete */
160 databuf = *((uint *)buffer);
161 buffer += 4;
162 size -= 4;
163 irqstat = esdhc_read32(&regs->irqstat);
164 out_le32(&regs->datport, databuf);
165 }
166 blocks--;
167 }
168 }
169}
170#endif
171
Andy Fleminge52ffb82008-10-30 16:47:16 -0500172static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
173{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500174 int timeout;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100175 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
176 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Fabio Estevam88525ed2013-05-28 15:09:42 -0300177#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Wolfgang Denka40545c2010-05-09 23:52:59 +0200178 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500179
180 wml_value = data->blocksize/4;
181
182 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530183 if (wml_value > WML_RD_WML_MAX)
184 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500185
Roy Zange5853af2010-02-09 18:23:33 +0800186 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100187 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500188 } else {
Eric Nelson30e9cad2012-04-25 14:28:48 +0000189 flush_dcache_range((ulong)data->src,
190 (ulong)data->src+data->blocks
191 *data->blocksize);
192
Priyanka Jain02449632011-02-09 09:24:10 +0530193 if (wml_value > WML_WR_WML_MAX)
194 wml_value = WML_WR_WML_MAX_VAL;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100195 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
Andy Fleminge52ffb82008-10-30 16:47:16 -0500196 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
197 return TIMEOUT;
198 }
Roy Zange5853af2010-02-09 18:23:33 +0800199
200 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
201 wml_value << 16);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100202 esdhc_write32(&regs->dsaddr, (u32)data->src);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500203 }
Wolfgang Denka40545c2010-05-09 23:52:59 +0200204#else /* CONFIG_SYS_FSL_ESDHC_USE_PIO */
205 if (!(data->flags & MMC_DATA_READ)) {
206 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
207 printf("\nThe SD card is locked. "
208 "Can not write to a locked card.\n\n");
209 return TIMEOUT;
210 }
211 esdhc_write32(&regs->dsaddr, (u32)data->src);
212 } else
213 esdhc_write32(&regs->dsaddr, (u32)data->dest);
214#endif /* CONFIG_SYS_FSL_ESDHC_USE_PIO */
Andy Fleminge52ffb82008-10-30 16:47:16 -0500215
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100216 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500217
218 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530219 /*
220 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
221 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
222 * So, Number of SD Clock cycles for 0.25sec should be minimum
223 * (SD Clock/sec * 0.25 sec) SD Clock cycles
224 * = (mmc->tran_speed * 1/4) SD Clock cycles
225 * As 1) >= 2)
226 * => (2^(timeout+13)) >= mmc->tran_speed * 1/4
227 * Taking log2 both the sides
228 * => timeout + 13 >= log2(mmc->tran_speed/4)
229 * Rounding up to next power of 2
230 * => timeout + 13 = log2(mmc->tran_speed/4) + 1
231 * => timeout + 13 = fls(mmc->tran_speed/4)
232 */
233 timeout = fls(mmc->tran_speed/4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500234 timeout -= 13;
235
236 if (timeout > 14)
237 timeout = 14;
238
239 if (timeout < 0)
240 timeout = 0;
241
Kumar Gala9a878d52011-01-29 15:36:10 -0600242#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
243 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
244 timeout++;
245#endif
246
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100247 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500248
249 return 0;
250}
251
Eric Nelson30e9cad2012-04-25 14:28:48 +0000252static void check_and_invalidate_dcache_range
253 (struct mmc_cmd *cmd,
254 struct mmc_data *data) {
255 unsigned start = (unsigned)data->dest ;
256 unsigned size = roundup(ARCH_DMA_MINALIGN,
257 data->blocks*data->blocksize);
258 unsigned end = start+size ;
259 invalidate_dcache_range(start, end);
260}
Andy Fleminge52ffb82008-10-30 16:47:16 -0500261/*
262 * Sends a command out on the bus. Takes the mmc pointer,
263 * a command pointer, and an optional data pointer.
264 */
265static int
266esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
267{
268 uint xfertyp;
269 uint irqstat;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100270 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
271 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500272
Jerry Huanged413672011-01-06 23:42:19 -0600273#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
274 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
275 return 0;
276#endif
277
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100278 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500279
280 sync();
281
282 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100283 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
284 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
285 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500286
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100287 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
288 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500289
290 /* Wait at least 8 SD clock cycles before the next command */
291 /*
292 * Note: This is way more than 8 cycles, but 1ms seems to
293 * resolve timing issues with some cards
294 */
295 udelay(1000);
296
297 /* Set up for a data transfer if we have one */
298 if (data) {
299 int err;
300
301 err = esdhc_setup_data(mmc, data);
302 if(err)
303 return err;
304 }
305
306 /* Figure out the transfer arguments */
307 xfertyp = esdhc_xfertyp(cmd, data);
308
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500309 /* Mask all irqs */
310 esdhc_write32(&regs->irqsigen, 0);
311
Andy Fleminge52ffb82008-10-30 16:47:16 -0500312 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100313 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu9919d642011-11-25 00:18:04 +0000314#if defined(CONFIG_FSL_USDHC)
315 esdhc_write32(&regs->mixctrl,
316 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
317 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
318#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100319 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu9919d642011-11-25 00:18:04 +0000320#endif
Dirk Behmed8552d62012-03-26 03:13:05 +0000321
Andy Fleminge52ffb82008-10-30 16:47:16 -0500322 /* Wait for the command to complete */
Dirk Behmed8552d62012-03-26 03:13:05 +0000323 while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100324 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500325
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100326 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500327
Dirk Behmed8552d62012-03-26 03:13:05 +0000328 /* Reset CMD and DATA portions on error */
329 if (irqstat & (CMD_ERR | IRQSTAT_CTOE)) {
330 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
331 SYSCTL_RSTC);
332 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
333 ;
334
335 if (data) {
336 esdhc_write32(&regs->sysctl,
337 esdhc_read32(&regs->sysctl) |
338 SYSCTL_RSTD);
339 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
340 ;
341 }
342 }
343
Andy Fleminge52ffb82008-10-30 16:47:16 -0500344 if (irqstat & CMD_ERR)
345 return COMM_ERR;
346
347 if (irqstat & IRQSTAT_CTOE)
348 return TIMEOUT;
349
Dirk Behmed8552d62012-03-26 03:13:05 +0000350 /* Workaround for ESDHC errata ENGcm03648 */
351 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
352 int timeout = 2500;
353
354 /* Poll on DATA0 line for cmd with busy signal for 250 ms */
355 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
356 PRSSTAT_DAT0)) {
357 udelay(100);
358 timeout--;
359 }
360
361 if (timeout <= 0) {
362 printf("Timeout waiting for DAT0 to go high!\n");
363 return TIMEOUT;
364 }
365 }
366
Andy Fleminge52ffb82008-10-30 16:47:16 -0500367 /* Copy the response to the response buffer */
368 if (cmd->resp_type & MMC_RSP_136) {
369 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
370
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100371 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
372 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
373 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
374 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530375 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
376 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
377 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
378 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500379 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100380 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500381
382 /* Wait until all of the blocks are transferred */
383 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530384#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
385 esdhc_pio_read_write(mmc, data);
386#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500387 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100388 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500389
Andy Fleminge52ffb82008-10-30 16:47:16 -0500390 if (irqstat & IRQSTAT_DTOE)
391 return TIMEOUT;
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000392
393 if (irqstat & DATA_ERR)
394 return COMM_ERR;
Andrew Gabbasov4a929622013-04-07 23:06:08 +0000395 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530396#endif
Eric Nelson70e68692013-04-03 12:31:56 +0000397 if (data->flags & MMC_DATA_READ)
398 check_and_invalidate_dcache_range(cmd, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500399 }
400
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100401 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500402
403 return 0;
404}
405
Kim Phillipsf9e0b602012-10-29 13:34:44 +0000406static void set_sysctl(struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500407{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500408 int div, pre_div;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100409 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
410 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000411 int sdhc_clk = cfg->sdhc_clk;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500412 uint clk;
413
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100414 if (clock < mmc->f_min)
415 clock = mmc->f_min;
416
Andy Fleminge52ffb82008-10-30 16:47:16 -0500417 if (sdhc_clk / 16 > clock) {
418 for (pre_div = 2; pre_div < 256; pre_div *= 2)
419 if ((sdhc_clk / pre_div) <= (clock * 16))
420 break;
421 } else
422 pre_div = 2;
423
424 for (div = 1; div <= 16; div++)
425 if ((sdhc_clk / (div * pre_div)) <= clock)
426 break;
427
428 pre_div >>= 1;
429 div -= 1;
430
431 clk = (pre_div << 8) | (div << 4);
432
Kumar Gala09876a32010-03-18 15:51:05 -0500433 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100434
435 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500436
437 udelay(10000);
438
Kumar Gala09876a32010-03-18 15:51:05 -0500439 clk = SYSCTL_PEREN | SYSCTL_CKEN;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100440
441 esdhc_setbits32(&regs->sysctl, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500442}
443
444static void esdhc_set_ios(struct mmc *mmc)
445{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100446 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
447 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500448
449 /* Set the clock speed */
450 set_sysctl(mmc, mmc->clock);
451
452 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100453 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500454
455 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100456 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500457 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100458 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
459
Andy Fleminge52ffb82008-10-30 16:47:16 -0500460}
461
462static int esdhc_init(struct mmc *mmc)
463{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100464 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
465 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500466 int timeout = 1000;
467
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100468 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200469 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100470
471 /* Wait until the controller is available */
472 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
473 udelay(1000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500474
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000475#ifndef ARCH_MXC
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530476 /* Enable cache snooping */
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000477 esdhc_write32(&regs->scr, 0x00000040);
478#endif
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530479
Dirk Behmedbe67252013-07-15 15:44:29 +0200480 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500481
482 /* Set the initial clock speed */
Jerry Huang0caea1a2010-11-25 17:06:07 +0000483 mmc_set_clock(mmc, 400000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500484
485 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100486 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500487
488 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100489 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500490
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100491 /* Set timout to the maximum value */
492 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500493
Thierry Reding8cee4c982012-01-02 01:15:38 +0000494 return 0;
495}
496
497static int esdhc_getcd(struct mmc *mmc)
498{
499 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
500 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
501 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500502
Haijun.Zhang05f58542014-01-10 13:52:17 +0800503#ifdef CONFIG_ESDHC_DETECT_QUIRK
504 if (CONFIG_ESDHC_DETECT_QUIRK)
505 return 1;
506#endif
Thierry Reding8cee4c982012-01-02 01:15:38 +0000507 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
508 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100509
Thierry Reding8cee4c982012-01-02 01:15:38 +0000510 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500511}
512
Jerry Huangb7ef7562010-03-18 15:57:06 -0500513static void esdhc_reset(struct fsl_esdhc *regs)
514{
515 unsigned long timeout = 100; /* wait max 100 ms */
516
517 /* reset the controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200518 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huangb7ef7562010-03-18 15:57:06 -0500519
520 /* hardware clears the bit when it is done */
521 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
522 udelay(1000);
523 if (!timeout)
524 printf("MMC/SD: Reset never completed.\n");
525}
526
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200527static const struct mmc_ops esdhc_ops = {
528 .send_cmd = esdhc_send_cmd,
529 .set_ios = esdhc_set_ios,
530 .init = esdhc_init,
531 .getcd = esdhc_getcd,
532};
533
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100534int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500535{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100536 struct fsl_esdhc *regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500537 struct mmc *mmc;
Li Yangd4933f22010-11-25 17:06:09 +0000538 u32 caps, voltage_caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500539
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100540 if (!cfg)
541 return -1;
542
Andy Fleminge52ffb82008-10-30 16:47:16 -0500543 mmc = malloc(sizeof(struct mmc));
Fabio Estevamd95b7062013-09-12 10:35:52 -0300544 if (!mmc)
545 return -ENOMEM;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500546
Haijun.Zhangc4fd4512013-10-31 09:38:18 +0800547 memset(mmc, 0, sizeof(struct mmc));
Jason Liu9919d642011-11-25 00:18:04 +0000548 sprintf(mmc->name, "FSL_SDHC");
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100549 regs = (struct fsl_esdhc *)cfg->esdhc_base;
550
Jerry Huangb7ef7562010-03-18 15:57:06 -0500551 /* First reset the eSDHC controller */
552 esdhc_reset(regs);
553
Jerry Huang4e3bfa02012-05-17 23:57:02 +0000554 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
555 | SYSCTL_IPGEN | SYSCTL_CKEN);
556
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100557 mmc->priv = cfg;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200558 mmc->ops = &esdhc_ops;
Li Yangd4933f22010-11-25 17:06:09 +0000559 voltage_caps = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500560 caps = regs->hostcapblt;
Roy Zang39356612011-01-07 00:06:47 -0600561
562#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
563 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
564 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
565#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800566
567/* T4240 host controller capabilities register should have VS33 bit */
568#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
569 caps = caps | ESDHC_HOSTCAPBLT_VS33;
570#endif
571
Andy Fleminge52ffb82008-10-30 16:47:16 -0500572 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yangd4933f22010-11-25 17:06:09 +0000573 voltage_caps |= MMC_VDD_165_195;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500574 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yangd4933f22010-11-25 17:06:09 +0000575 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500576 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yangd4933f22010-11-25 17:06:09 +0000577 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
578
579#ifdef CONFIG_SYS_SD_VOLTAGE
580 mmc->voltages = CONFIG_SYS_SD_VOLTAGE;
581#else
582 mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
583#endif
584 if ((mmc->voltages & voltage_caps) == 0) {
585 printf("voltage not supported by controller\n");
586 return -1;
587 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500588
Shawn Guo75670762012-12-30 14:14:58 +0000589 mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500590
Abbas Razae6bf9772013-03-25 09:13:34 +0000591 if (cfg->max_bus_width > 0) {
592 if (cfg->max_bus_width < 8)
593 mmc->host_caps &= ~MMC_MODE_8BIT;
594 if (cfg->max_bus_width < 4)
595 mmc->host_caps &= ~MMC_MODE_4BIT;
596 }
597
Andy Fleminge52ffb82008-10-30 16:47:16 -0500598 if (caps & ESDHC_HOSTCAPBLT_HSS)
599 mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
600
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800601#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
602 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
603 mmc->host_caps &= ~MMC_MODE_8BIT;
604#endif
605
Andy Fleminge52ffb82008-10-30 16:47:16 -0500606 mmc->f_min = 400000;
Simon Glass9e247d12012-12-13 20:49:05 +0000607 mmc->f_max = MIN(gd->arch.sdhc_clk, 52000000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500608
Fabio Estevam1be94b72011-05-12 09:33:27 +0000609 mmc->b_max = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500610 mmc_register(mmc);
611
612 return 0;
613}
614
615int fsl_esdhc_mmc_init(bd_t *bis)
616{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100617 struct fsl_esdhc_cfg *cfg;
618
Fabio Estevam6592a992012-12-27 08:51:08 +0000619 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100620 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glass9e247d12012-12-13 20:49:05 +0000621 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100622 return fsl_esdhc_initialize(bis, cfg);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500623}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400624
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100625#ifdef CONFIG_OF_LIBFDT
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400626void fdt_fixup_esdhc(void *blob, bd_t *bd)
627{
628 const char *compat = "fsl,esdhc";
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400629
Chenhui Zhao025eab02011-01-04 17:23:05 +0800630#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400631 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800632 do_fixup_by_compat(blob, compat, "status", "disabled",
633 8 + 1, 1);
634 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400635 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800636#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400637
638 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000639 gd->arch.sdhc_clk, 1);
Chenhui Zhao025eab02011-01-04 17:23:05 +0800640
641 do_fixup_by_compat(blob, compat, "status", "okay",
642 4 + 1, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400643}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100644#endif