blob: e1c66c5dcc0dcca4f5147ebac211c1ecbae56ae2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053012#define I2C_MUX_CH_VOL_MONITOR 0xa
13#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053014
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053015/* step the IR regulator in 5mV increments */
16#define IR_VDD_STEP_DOWN 5
17#define IR_VDD_STEP_UP 5
18/* The lowest and highest voltage allowed for LS2080ARDB */
19#define VDD_MV_MIN 819
20#define VDD_MV_MAX 1212
21
Tom Rini8c70baa2021-12-14 13:36:40 -050022#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune12abcb2015-03-20 19:28:24 -070023
York Sune12abcb2015-03-20 19:28:24 -070024#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
25#define SPD_EEPROM_ADDRESS1 0x51
26#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053027#define SPD_EEPROM_ADDRESS3 0x53
28#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070029#define SPD_EEPROM_ADDRESS5 0x55
30#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
31#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
York Sune12abcb2015-03-20 19:28:24 -070032
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000033#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070034
35#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
36#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
37#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
38
39#define CONFIG_SYS_NOR0_CSPR \
40 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
41 CSPR_PORT_SIZE_16 | \
42 CSPR_MSEL_NOR | \
43 CSPR_V)
44#define CONFIG_SYS_NOR0_CSPR_EARLY \
45 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
46 CSPR_PORT_SIZE_16 | \
47 CSPR_MSEL_NOR | \
48 CSPR_V)
49#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
50#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
51 FTIM0_NOR_TEADC(0x5) | \
52 FTIM0_NOR_TEAHC(0x5))
53#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
54 FTIM1_NOR_TRAD_NOR(0x1a) |\
55 FTIM1_NOR_TSEQRAD_NOR(0x13))
56#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
57 FTIM2_NOR_TCH(0x4) | \
58 FTIM2_NOR_TWPH(0x0E) | \
59 FTIM2_NOR_TWP(0x1c))
60#define CONFIG_SYS_NOR_FTIM3 0x04000000
61#define CONFIG_SYS_IFC_CCR 0x01000000
62
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090063#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -070064#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
65
York Sune12abcb2015-03-20 19:28:24 -070066#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
67 CONFIG_SYS_FLASH_BASE + 0x40000000}
68#endif
69
York Sune12abcb2015-03-20 19:28:24 -070070#define CONFIG_SYS_NAND_MAX_ECCPOS 256
71#define CONFIG_SYS_NAND_MAX_OOBFREE 2
72
York Sune12abcb2015-03-20 19:28:24 -070073#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
74#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
75 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
76 | CSPR_MSEL_NAND /* MSEL = NAND */ \
77 | CSPR_V)
78#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
79
80#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
81 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
82 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
83 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
84 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
85 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
86 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
87
York Sune12abcb2015-03-20 19:28:24 -070088/* ONFI NAND Flash mode0 Timing Params */
89#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
90 FTIM0_NAND_TWP(0x30) | \
91 FTIM0_NAND_TWCHT(0x0e) | \
92 FTIM0_NAND_TWH(0x14))
93#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
94 FTIM1_NAND_TWBE(0xab) | \
95 FTIM1_NAND_TRR(0x1c) | \
96 FTIM1_NAND_TRP(0x30))
97#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
98 FTIM2_NAND_TREH(0x14) | \
99 FTIM2_NAND_TWHRE(0x3c))
100#define CONFIG_SYS_NAND_FTIM3 0x0
101
102#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
York Sune12abcb2015-03-20 19:28:24 -0700103#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune12abcb2015-03-20 19:28:24 -0700104
York Sune12abcb2015-03-20 19:28:24 -0700105#define QIXIS_LBMAP_SWITCH 0x06
106#define QIXIS_LBMAP_MASK 0x0f
107#define QIXIS_LBMAP_SHIFT 0
108#define QIXIS_LBMAP_DFLTBANK 0x00
109#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700110#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700111#define QIXIS_RST_CTL_RESET 0x31
112#define QIXIS_RST_CTL_RESET_EN 0x30
113#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
114#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
115#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700116#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700117#define QIXIS_RST_FORCE_MEM 0x01
118
119#define CONFIG_SYS_CSPR3_EXT (0x0)
120#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
121 | CSPR_PORT_SIZE_8 \
122 | CSPR_MSEL_GPCM \
123 | CSPR_V)
124#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
125 | CSPR_PORT_SIZE_8 \
126 | CSPR_MSEL_GPCM \
127 | CSPR_V)
128
129#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
130#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
131/* QIXIS Timing parameters for IFC CS3 */
132#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
133 FTIM0_GPCM_TEADC(0x0e) | \
134 FTIM0_GPCM_TEAHC(0x0e))
135#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
136 FTIM1_GPCM_TRAD(0x3f))
137#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
138 FTIM2_GPCM_TCH(0xf) | \
139 FTIM2_GPCM_TWP(0x3E))
140#define CONFIG_SYS_CS3_FTIM3 0x0
141
Miquel Raynald0935362019-10-03 19:50:03 +0200142#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Scott Wood212b8d82015-03-24 13:25:03 -0700143#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
144#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
145#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
146#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
147#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
148#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
149#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
150#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
151#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
152#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
153#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
154#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
155#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
156#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
157#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
158#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
159#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
160
Scott Wood212b8d82015-03-24 13:25:03 -0700161#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
162#else
York Sune12abcb2015-03-20 19:28:24 -0700163#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
164#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
165#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
166#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
167#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
168#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
169#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
170#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
171#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
172#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
173#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
174#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
175#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
176#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
177#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
178#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
179#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000180#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +0530181#endif
York Sune12abcb2015-03-20 19:28:24 -0700182#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
183
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530184#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530185#define QIXIS_QMAP_MASK 0x07
186#define QIXIS_QMAP_SHIFT 5
187#define QIXIS_LBMAP_DFLTBANK 0x00
188#define QIXIS_LBMAP_QSPI 0x00
189#define QIXIS_RCW_SRC_QSPI 0x62
190#define QIXIS_LBMAP_ALTBANK 0x20
191#define QIXIS_RST_CTL_RESET 0x31
192#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
193#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
194#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
195#define QIXIS_LBMAP_MASK 0x0f
196#define QIXIS_RST_CTL_RESET_EN 0x30
197#endif
198
York Sune12abcb2015-03-20 19:28:24 -0700199/*
200 * I2C
201 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530202#ifdef CONFIG_TARGET_LS2081ARDB
203#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
204#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530205#define I2C_MUX_PCA_ADDR 0x75
206#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700207
208/* I2C bus multiplexer */
209#define I2C_MUX_CH_DEFAULT 0x8
210
Haikun Wang7e3180d2015-07-03 16:51:35 +0800211/* SPI */
Haikun Wang7e3180d2015-07-03 16:51:35 +0800212
York Sune12abcb2015-03-20 19:28:24 -0700213/*
214 * RTC configuration
215 */
216#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530217#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530218#define CONFIG_SYS_I2C_RTC_ADDR 0x51
219#else
York Sune12abcb2015-03-20 19:28:24 -0700220#define CONFIG_RTC_DS3231 1
221#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530222#endif
York Sune12abcb2015-03-20 19:28:24 -0700223
Alexander Graf39e4f242016-11-17 01:03:02 +0100224#define BOOT_TARGET_DEVICES(func) \
225 func(USB, usb, 0) \
226 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100227 func(SCSI, scsi, 0) \
228 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100229#include <config_distro_bootcmd.h>
230
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000231#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530232#define QSPI_MC_INIT_CMD \
233 "sf probe 0:0; " \
234 "sf read 0x80640000 0x640000 0x80000; " \
235 "env exists secureboot && " \
236 "esbc_validate 0x80640000 && " \
237 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530238 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530239 "sf read 0x80e00000 0xe00000 0x100000; " \
240 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000241#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530242 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000243 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000244 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000245 "mmc read 0x80640000 0x3200 0x20 && " \
246 "mmc read 0x80680000 0x3400 0x20 && " \
247 "esbc_validate 0x80640000 && " \
248 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000249 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000250#define IFC_MC_INIT_CMD \
251 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000252 "esbc_validate 0x580640000 && " \
253 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000254 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
255#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530256#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530257#define MC_INIT_CMD \
258 "mcinitcmd=sf probe 0:0; " \
259 "sf read 0x80640000 0x640000 0x80000; " \
260 "env exists secureboot && " \
261 "esbc_validate 0x80640000 && " \
262 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530263 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530264 "sf read 0x80e00000 0xe00000 0x100000; " \
265 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800266#elif defined(CONFIG_SD_BOOT)
267#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530268 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
269 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800270 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000271 "mmc read 0x80640000 0x3200 0x20 && " \
272 "mmc read 0x80680000 0x3400 0x20 && " \
273 "esbc_validate 0x80640000 && " \
274 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530275 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800276 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530277#else
278#define MC_INIT_CMD \
279 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000280 "esbc_validate 0x580640000 && " \
281 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530282 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
283#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000284#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530285
York Sune12abcb2015-03-20 19:28:24 -0700286/* Initial environment variables */
287#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000288#ifdef CONFIG_TFABOOT
289#define CONFIG_EXTRA_ENV_SETTINGS \
290 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
291 "ramdisk_addr=0x800000\0" \
292 "ramdisk_size=0x2000000\0" \
293 "fdt_high=0xa0000000\0" \
294 "initrd_high=0xffffffffffffffff\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000295 "kernel_addr=0x581000000\0" \
296 "kernel_start=0x1000000\0" \
297 "kernelheader_start=0x800000\0" \
298 "scriptaddr=0x80000000\0" \
299 "scripthdraddr=0x80080000\0" \
300 "fdtheader_addr_r=0x80100000\0" \
301 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000302 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000303 "kernel_addr_r=0x81000000\0" \
304 "kernelheader_size=0x40000\0" \
305 "fdt_addr_r=0x90000000\0" \
306 "load_addr=0xa0000000\0" \
307 "kernel_size=0x2800000\0" \
308 "kernel_addr_sd=0x8000\0" \
309 "kernel_size_sd=0x14000\0" \
310 "console=ttyAMA0,38400n8\0" \
311 "mcmemsize=0x70000000\0" \
312 "sd_bootcmd=echo Trying load from SD ..;" \
313 "mmcinfo; mmc read $load_addr " \
314 "$kernel_addr_sd $kernel_size_sd && " \
315 "bootm $load_addr#$board\0" \
316 QSPI_MC_INIT_CMD \
317 BOOTENV \
318 "boot_scripts=ls2088ardb_boot.scr\0" \
319 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
320 "scan_dev_for_boot_part=" \
321 "part list ${devtype} ${devnum} devplist; " \
322 "env exists devplist || setenv devplist 1; " \
323 "for distro_bootpart in ${devplist}; do " \
324 "if fstype ${devtype} " \
325 "${devnum}:${distro_bootpart} " \
326 "bootfstype; then " \
327 "run scan_dev_for_boot; " \
328 "fi; " \
329 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000330 "boot_a_script=" \
331 "load ${devtype} ${devnum}:${distro_bootpart} " \
332 "${scriptaddr} ${prefix}${script}; " \
333 "env exists secureboot && load ${devtype} " \
334 "${devnum}:${distro_bootpart} " \
335 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
336 "&& esbc_validate ${scripthdraddr};" \
337 "source ${scriptaddr}\0" \
338 "qspi_bootcmd=echo Trying load from qspi..;" \
339 "sf probe && sf read $load_addr " \
340 "$kernel_start $kernel_size ; env exists secureboot &&" \
341 "sf read $kernelheader_addr_r $kernelheader_start " \
342 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
343 " bootm $load_addr#$board\0" \
344 "nor_bootcmd=echo Trying load from nor..;" \
345 "cp.b $kernel_addr $load_addr " \
346 "$kernel_size ; env exists secureboot && " \
347 "cp.b $kernelheader_addr $kernelheader_addr_r " \
348 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
349 "bootm $load_addr#$board\0"
350#else
York Sune12abcb2015-03-20 19:28:24 -0700351#define CONFIG_EXTRA_ENV_SETTINGS \
352 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700353 "ramdisk_addr=0x800000\0" \
354 "ramdisk_size=0x2000000\0" \
355 "fdt_high=0xa0000000\0" \
356 "initrd_high=0xffffffffffffffff\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530357 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530358 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000359 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800360 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530361 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800362 "fdtheader_addr_r=0x80100000\0" \
363 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000364 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800365 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530366 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800367 "fdt_addr_r=0x90000000\0" \
368 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530369 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800370 "kernel_addr_sd=0x8000\0" \
371 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800372 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530373 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800374 "sd_bootcmd=echo Trying load from SD ..;" \
375 "mmcinfo; mmc read $load_addr " \
376 "$kernel_addr_sd $kernel_size_sd && " \
377 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530378 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800379 BOOTENV \
380 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530381 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800382 "scan_dev_for_boot_part=" \
383 "part list ${devtype} ${devnum} devplist; " \
384 "env exists devplist || setenv devplist 1; " \
385 "for distro_bootpart in ${devplist}; do " \
386 "if fstype ${devtype} " \
387 "${devnum}:${distro_bootpart} " \
388 "bootfstype; then " \
389 "run scan_dev_for_boot; " \
390 "fi; " \
391 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530392 "boot_a_script=" \
393 "load ${devtype} ${devnum}:${distro_bootpart} " \
394 "${scriptaddr} ${prefix}${script}; " \
395 "env exists secureboot && load ${devtype} " \
396 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000397 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
398 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530399 "&& esbc_validate ${scripthdraddr};" \
400 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800401 "qspi_bootcmd=echo Trying load from qspi..;" \
402 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530403 "$kernel_start $kernel_size ; env exists secureboot &&" \
404 "sf read $kernelheader_addr_r $kernelheader_start " \
405 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800406 " bootm $load_addr#$board\0" \
407 "nor_bootcmd=echo Trying load from nor..;" \
408 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530409 "$kernel_size ; env exists secureboot && " \
410 "cp.b $kernelheader_addr $kernelheader_addr_r " \
411 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
412 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000413#endif
414
415#ifdef CONFIG_TFABOOT
416#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530417 "sf probe 0:0; " \
418 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000419 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530420 "&& esbc_validate 0x806c0000; " \
421 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000422 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530423 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000424 "run distro_bootcmd;run qspi_bootcmd; " \
425 "env exists secureboot && esbc_halt;"
426
427/* Try to boot an on-SD kernel first, then do normal distro boot */
428#define SD_BOOTCOMMAND \
429 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000430 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000431 "&& esbc_validate $load_addr; " \
432 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000433 "&& mmc read 0x80d00000 0x6800 0x800 " \
434 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000435 "run distro_bootcmd;run sd_bootcmd; " \
436 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530437
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000438/* Try to boot an on-NOR kernel first, then do normal distro boot */
439#define IFC_NOR_BOOTCOMMAND \
440 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000441 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000442 "&& fsl_mc lazyapply dpl 0x580d00000;" \
443 "run distro_bootcmd;run nor_bootcmd; " \
444 "env exists secureboot && esbc_halt;"
445#else
York Sune12abcb2015-03-20 19:28:24 -0700446#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530447/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800448#elif defined(CONFIG_SD_BOOT)
449/* Try to boot an on-SD kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530450#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100451/* Try to boot an on-NOR kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530452#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000453#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530454
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530455/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530456#define CORTINA_PHY_ADDR1 0x10
457#define CORTINA_PHY_ADDR2 0x11
458#define CORTINA_PHY_ADDR3 0x12
459#define CORTINA_PHY_ADDR4 0x13
460#define AQ_PHY_ADDR1 0x00
461#define AQ_PHY_ADDR2 0x01
462#define AQ_PHY_ADDR3 0x02
463#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800464#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530465
Saksham Jainc0c38d22016-03-23 16:24:35 +0530466#include <asm/fsl_secure_boot.h>
467
York Sune12abcb2015-03-20 19:28:24 -0700468#endif /* __LS2_RDB_H */