blob: dc2871222101fef9956888acfa9944e0681d5f96 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002
Marek Vasut992af7d2020-07-08 06:31:54 +02003#include <asm/io.h>
Hanyuan Zhaob6182012024-08-09 16:56:57 +08004#include <cpu_func.h>
Marek Vasut1d6c7382020-07-08 07:26:14 +02005#include <dm.h>
wdenkc6097192002-11-03 00:24:07 +00006#include <malloc.h>
7#include <net.h>
Ben Warren840f8a52008-08-31 10:45:44 -07008#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +00009#include <pci.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060010#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060011#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000012
Marek Vasut091eea82020-04-19 04:05:44 +020013#define SROM_DLEVEL 0
wdenkc6097192002-11-03 00:24:07 +000014
Marek Vasut81d10f72020-04-19 03:09:26 +020015/* PCI Registers. */
16#define PCI_CFDA_PSM 0x43
wdenkc6097192002-11-03 00:24:07 +000017
18#define CFRV_RN 0x000000f0 /* Revision Number */
19
20#define WAKEUP 0x00 /* Power Saving Wakeup */
21#define SLEEP 0x80 /* Power Saving Sleep Mode */
22
Marek Vasut81d10f72020-04-19 03:09:26 +020023#define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */
wdenkc6097192002-11-03 00:24:07 +000024
Marek Vasut81d10f72020-04-19 03:09:26 +020025/* Ethernet chip registers. */
wdenkc6097192002-11-03 00:24:07 +000026#define DE4X5_BMR 0x000 /* Bus Mode Register */
27#define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */
28#define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */
29#define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */
30#define DE4X5_STS 0x028 /* Status Register */
31#define DE4X5_OMR 0x030 /* Operation Mode Register */
32#define DE4X5_SICR 0x068 /* SIA Connectivity Register */
33#define DE4X5_APROM 0x048 /* Ethernet Address PROM */
34
Marek Vasut81d10f72020-04-19 03:09:26 +020035/* Register bits. */
wdenkc6097192002-11-03 00:24:07 +000036#define BMR_SWR 0x00000001 /* Software Reset */
37#define STS_TS 0x00700000 /* Transmit Process State */
38#define STS_RS 0x000e0000 /* Receive Process State */
39#define OMR_ST 0x00002000 /* Start/Stop Transmission Command */
40#define OMR_SR 0x00000002 /* Start/Stop Receive */
41#define OMR_PS 0x00040000 /* Port Select */
42#define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */
43#define OMR_PM 0x00000080 /* Pass All Multicast */
44
Marek Vasut81d10f72020-04-19 03:09:26 +020045/* Descriptor bits. */
wdenkc6097192002-11-03 00:24:07 +000046#define R_OWN 0x80000000 /* Own Bit */
47#define RD_RER 0x02000000 /* Receive End Of Ring */
48#define RD_LS 0x00000100 /* Last Descriptor */
49#define RD_ES 0x00008000 /* Error Summary */
50#define TD_TER 0x02000000 /* Transmit End Of Ring */
51#define T_OWN 0x80000000 /* Own Bit */
52#define TD_LS 0x40000000 /* Last Segment */
53#define TD_FS 0x20000000 /* First Segment */
54#define TD_ES 0x00008000 /* Error Summary */
55#define TD_SET 0x08000000 /* Setup Packet */
56
57/* The EEPROM commands include the alway-set leading bit. */
58#define SROM_WRITE_CMD 5
59#define SROM_READ_CMD 6
60#define SROM_ERASE_CMD 7
61
Marek Vasut81d10f72020-04-19 03:09:26 +020062#define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */
wdenkc6097192002-11-03 00:24:07 +000063#define SROM_RD 0x00004000 /* Read from Boot ROM */
Marek Vasut81d10f72020-04-19 03:09:26 +020064#define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
65#define EE_WRITE_0 0x4801
66#define EE_WRITE_1 0x4805
67#define EE_DATA_READ 0x08 /* EEPROM chip data out. */
wdenkc6097192002-11-03 00:24:07 +000068#define SROM_SR 0x00000800 /* Select Serial ROM when set */
69
70#define DT_IN 0x00000004 /* Serial Data In */
71#define DT_CLK 0x00000002 /* Serial ROM Clock */
72#define DT_CS 0x00000001 /* Serial ROM Chip Select */
73
74#define POLL_DEMAND 1
75
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +080076#if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
77#define phys_to_bus(dev, a) virt_to_phys((volatile const void *)(a))
78#else
Marek Vasut1d6c7382020-07-08 07:26:14 +020079#define phys_to_bus(dev, a) dm_pci_phys_to_mem((dev), (a))
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +080080#endif
81#endif
Marek Vasut75244fb2020-04-19 03:36:46 +020082
Marek Vasut5e2ad052020-04-19 04:00:49 +020083#define NUM_RX_DESC PKTBUFSRX
84#define NUM_TX_DESC 1 /* Number of TX descriptors */
85#define RX_BUFF_SZ PKTSIZE_ALIGN
86
87#define TOUT_LOOP 1000000
88
89#define SETUP_FRAME_LEN 192
90
91struct de4x5_desc {
92 volatile s32 status;
93 u32 des1;
94 u32 buf;
95 u32 next;
96};
97
Hanyuan Zhaob6182012024-08-09 16:56:57 +080098/* Assigned for network card's ring buffer:
99 * Some CPU might treat these memories as cached, and changes to these memories
100 * won't immediately be visible to each other. It is necessary to ensure that
101 * these memories between the CPU and the network card are marked as uncached.
102 */
103static struct de4x5_desc rx_ring[NUM_RX_DESC] __aligned(32);
104static struct de4x5_desc tx_ring[NUM_TX_DESC] __aligned(32);
105
Marek Vasuta3f89082020-07-08 06:42:07 +0200106struct dc2114x_priv {
Hanyuan Zhaob6182012024-08-09 16:56:57 +0800107 struct de4x5_desc *rx_ring; /* Must be uncached to CPU */
108 struct de4x5_desc *tx_ring; /* Must be uncached to CPU */
Marek Vasutf19db7f2020-07-08 07:01:32 +0200109 int rx_new; /* RX descriptor ring pointer */
110 int tx_new; /* TX descriptor ring pointer */
111 char rx_ring_size;
112 char tx_ring_size;
Marek Vasut1d6c7382020-07-08 07:26:14 +0200113 struct udevice *devno;
Marek Vasuta3f89082020-07-08 06:42:07 +0200114 char *name;
115 void __iomem *iobase;
116 u8 *enetaddr;
117};
118
Marek Vasut5e2ad052020-04-19 04:00:49 +0200119/* RX and TX descriptor ring */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200120static u32 dc2114x_inl(struct dc2114x_priv *priv, u32 addr)
Marek Vasut75244fb2020-04-19 03:36:46 +0200121{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200122 return le32_to_cpu(readl(priv->iobase + addr));
Marek Vasut75244fb2020-04-19 03:36:46 +0200123}
124
Marek Vasut25ada1f2020-07-08 06:46:09 +0200125static void dc2114x_outl(struct dc2114x_priv *priv, u32 command, u32 addr)
Marek Vasut75244fb2020-04-19 03:36:46 +0200126{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200127 writel(cpu_to_le32(command), priv->iobase + addr);
Marek Vasut75244fb2020-04-19 03:36:46 +0200128}
129
Marek Vasut25ada1f2020-07-08 06:46:09 +0200130static void reset_de4x5(struct dc2114x_priv *priv)
Marek Vasut75244fb2020-04-19 03:36:46 +0200131{
Marek Vasutf02b7012020-04-19 03:40:03 +0200132 u32 i;
Marek Vasut75244fb2020-04-19 03:36:46 +0200133
Marek Vasut25ada1f2020-07-08 06:46:09 +0200134 i = dc2114x_inl(priv, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200135 mdelay(1);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200136 dc2114x_outl(priv, i | BMR_SWR, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200137 mdelay(1);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200138 dc2114x_outl(priv, i, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200139 mdelay(1);
140
141 for (i = 0; i < 5; i++) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200142 dc2114x_inl(priv, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200143 mdelay(10);
144 }
145
146 mdelay(1);
wdenkc6097192002-11-03 00:24:07 +0000147}
148
Marek Vasut25ada1f2020-07-08 06:46:09 +0200149static void start_de4x5(struct dc2114x_priv *priv)
Marek Vasut75244fb2020-04-19 03:36:46 +0200150{
Marek Vasutf02b7012020-04-19 03:40:03 +0200151 u32 omr;
Marek Vasut75244fb2020-04-19 03:36:46 +0200152
Marek Vasut25ada1f2020-07-08 06:46:09 +0200153 omr = dc2114x_inl(priv, DE4X5_OMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200154 omr |= OMR_ST | OMR_SR;
Marek Vasut25ada1f2020-07-08 06:46:09 +0200155 dc2114x_outl(priv, omr, DE4X5_OMR); /* Enable the TX and/or RX */
wdenkc6097192002-11-03 00:24:07 +0000156}
157
Marek Vasut25ada1f2020-07-08 06:46:09 +0200158static void stop_de4x5(struct dc2114x_priv *priv)
Marek Vasut75244fb2020-04-19 03:36:46 +0200159{
Marek Vasutf02b7012020-04-19 03:40:03 +0200160 u32 omr;
Marek Vasut75244fb2020-04-19 03:36:46 +0200161
Marek Vasut25ada1f2020-07-08 06:46:09 +0200162 omr = dc2114x_inl(priv, DE4X5_OMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200163 omr &= ~(OMR_ST | OMR_SR);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200164 dc2114x_outl(priv, omr, DE4X5_OMR); /* Disable the TX and/or RX */
wdenkc6097192002-11-03 00:24:07 +0000165}
166
Marek Vasut5e2ad052020-04-19 04:00:49 +0200167/* SROM Read and write routines. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200168static void sendto_srom(struct dc2114x_priv *priv, u_int command, u_long addr)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200169{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200170 dc2114x_outl(priv, command, addr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200171 udelay(1);
172}
wdenkc6097192002-11-03 00:24:07 +0000173
Marek Vasut25ada1f2020-07-08 06:46:09 +0200174static int getfrom_srom(struct dc2114x_priv *priv, u_long addr)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200175{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200176 u32 tmp = dc2114x_inl(priv, addr);
wdenkc6097192002-11-03 00:24:07 +0000177
Marek Vasut5e2ad052020-04-19 04:00:49 +0200178 udelay(1);
179 return tmp;
180}
wdenkc6097192002-11-03 00:24:07 +0000181
Marek Vasut5e2ad052020-04-19 04:00:49 +0200182/* Note: this routine returns extra data bits for size detection. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200183static int do_read_eeprom(struct dc2114x_priv *priv, u_long ioaddr, int location,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200184 int addr_len)
185{
186 int read_cmd = location | (SROM_READ_CMD << addr_len);
187 unsigned int retval = 0;
188 int i;
wdenkc6097192002-11-03 00:24:07 +0000189
Marek Vasut25ada1f2020-07-08 06:46:09 +0200190 sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
191 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000192
Marek Vasut091eea82020-04-19 04:05:44 +0200193 debug_cond(SROM_DLEVEL >= 1, " EEPROM read at %d ", location);
wdenkc6097192002-11-03 00:24:07 +0000194
Marek Vasut5e2ad052020-04-19 04:00:49 +0200195 /* Shift the read command bits out. */
196 for (i = 4 + addr_len; i >= 0; i--) {
197 short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
wdenkc6097192002-11-03 00:24:07 +0000198
Marek Vasut25ada1f2020-07-08 06:46:09 +0200199 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200200 ioaddr);
201 udelay(10);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200202 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200203 ioaddr);
204 udelay(10);
Marek Vasut091eea82020-04-19 04:05:44 +0200205 debug_cond(SROM_DLEVEL >= 2, "%X",
Marek Vasut25ada1f2020-07-08 06:46:09 +0200206 getfrom_srom(priv, ioaddr) & 15);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200207 retval = (retval << 1) |
Marek Vasut25ada1f2020-07-08 06:46:09 +0200208 !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200209 }
wdenkc6097192002-11-03 00:24:07 +0000210
Marek Vasut25ada1f2020-07-08 06:46:09 +0200211 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000212
Marek Vasut25ada1f2020-07-08 06:46:09 +0200213 debug_cond(SROM_DLEVEL >= 2, " :%X:", getfrom_srom(priv, ioaddr) & 15);
wdenkc6097192002-11-03 00:24:07 +0000214
Marek Vasut5e2ad052020-04-19 04:00:49 +0200215 for (i = 16; i > 0; i--) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200216 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200217 udelay(10);
Marek Vasut091eea82020-04-19 04:05:44 +0200218 debug_cond(SROM_DLEVEL >= 2, "%X",
Marek Vasut25ada1f2020-07-08 06:46:09 +0200219 getfrom_srom(priv, ioaddr) & 15);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200220 retval = (retval << 1) |
Marek Vasut25ada1f2020-07-08 06:46:09 +0200221 !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
222 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200223 udelay(10);
224 }
wdenkc6097192002-11-03 00:24:07 +0000225
Marek Vasut5e2ad052020-04-19 04:00:49 +0200226 /* Terminate the EEPROM access. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200227 sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000228
Marek Vasut091eea82020-04-19 04:05:44 +0200229 debug_cond(SROM_DLEVEL >= 2, " EEPROM value at %d is %5.5x.\n",
230 location, retval);
wdenkc6097192002-11-03 00:24:07 +0000231
Marek Vasut5e2ad052020-04-19 04:00:49 +0200232 return retval;
233}
wdenkc6097192002-11-03 00:24:07 +0000234
Marek Vasut5e2ad052020-04-19 04:00:49 +0200235/*
236 * This executes a generic EEPROM command, typically a write or write
237 * enable. It returns the data output from the EEPROM, and thus may
238 * also be used for reads.
239 */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200240static int do_eeprom_cmd(struct dc2114x_priv *priv, u_long ioaddr, int cmd,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200241 int cmd_len)
242{
243 unsigned int retval = 0;
wdenkc6097192002-11-03 00:24:07 +0000244
Marek Vasut091eea82020-04-19 04:05:44 +0200245 debug_cond(SROM_DLEVEL >= 1, " EEPROM op 0x%x: ", cmd);
wdenkc6097192002-11-03 00:24:07 +0000246
Marek Vasut25ada1f2020-07-08 06:46:09 +0200247 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000248
Marek Vasut5e2ad052020-04-19 04:00:49 +0200249 /* Shift the command bits out. */
250 do {
251 short dataval = (cmd & BIT(cmd_len)) ? EE_WRITE_1 : EE_WRITE_0;
wdenkc6097192002-11-03 00:24:07 +0000252
Marek Vasut25ada1f2020-07-08 06:46:09 +0200253 sendto_srom(priv, dataval, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200254 udelay(10);
Marek Vasut268cc5b2020-04-19 03:09:47 +0200255
Marek Vasut091eea82020-04-19 04:05:44 +0200256 debug_cond(SROM_DLEVEL >= 2, "%X",
Marek Vasut25ada1f2020-07-08 06:46:09 +0200257 getfrom_srom(priv, ioaddr) & 15);
Nobuhiro Iwamatsud45fa742010-10-19 14:03:40 +0900258
Marek Vasut25ada1f2020-07-08 06:46:09 +0200259 sendto_srom(priv, dataval | DT_CLK, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200260 udelay(10);
261 retval = (retval << 1) |
Marek Vasut25ada1f2020-07-08 06:46:09 +0200262 !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200263 } while (--cmd_len >= 0);
wdenk0260cd62004-01-02 15:01:32 +0000264
Marek Vasut25ada1f2020-07-08 06:46:09 +0200265 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000266
Marek Vasut5e2ad052020-04-19 04:00:49 +0200267 /* Terminate the EEPROM access. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200268 sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000269
Marek Vasut091eea82020-04-19 04:05:44 +0200270 debug_cond(SROM_DLEVEL >= 1, " EEPROM result is 0x%5.5x.\n", retval);
wdenkc6097192002-11-03 00:24:07 +0000271
Marek Vasut5e2ad052020-04-19 04:00:49 +0200272 return retval;
273}
Marek Vasut331e4ec2020-04-18 01:56:51 +0200274
Marek Vasut25ada1f2020-07-08 06:46:09 +0200275static int read_srom(struct dc2114x_priv *priv, u_long ioaddr, int index)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200276{
277 int ee_addr_size;
wdenkc6097192002-11-03 00:24:07 +0000278
Marek Vasut25ada1f2020-07-08 06:46:09 +0200279 ee_addr_size = (do_read_eeprom(priv, ioaddr, 0xff, 8) & BIT(18)) ? 8 : 6;
wdenkc6097192002-11-03 00:24:07 +0000280
Marek Vasut25ada1f2020-07-08 06:46:09 +0200281 return do_eeprom_cmd(priv, ioaddr, 0xffff |
Marek Vasut5e2ad052020-04-19 04:00:49 +0200282 (((SROM_READ_CMD << ee_addr_size) | index) << 16),
283 3 + ee_addr_size + 16);
wdenkc6097192002-11-03 00:24:07 +0000284}
285
Marek Vasut29b9efc2020-07-08 07:20:14 +0200286static void send_setup_frame(struct dc2114x_priv *priv)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200287{
Hanyuan Zhaob6182012024-08-09 16:56:57 +0800288 /* We are writing setup frame and these changes should be visible to the
289 * network card immediately. So let's directly read/write through the
290 * uncached window.
291 */
292 char __setup_frame[SETUP_FRAME_LEN] __aligned(32);
293 char *setup_frame = (char *)map_physmem((phys_addr_t)virt_to_phys(__setup_frame), 0, MAP_NOCACHE);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200294 char *pa = &setup_frame[0];
295 int i;
296
297 memset(pa, 0xff, SETUP_FRAME_LEN);
298
299 for (i = 0; i < ETH_ALEN; i++) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200300 *(pa + (i & 1)) = priv->enetaddr[i];
Marek Vasut5e2ad052020-04-19 04:00:49 +0200301 if (i & 0x01)
302 pa += 4;
wdenkc6097192002-11-03 00:24:07 +0000303 }
304
Marek Vasutf19db7f2020-07-08 07:01:32 +0200305 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200306 if (i < TOUT_LOOP)
307 continue;
wdenkc6097192002-11-03 00:24:07 +0000308
Marek Vasut25ada1f2020-07-08 06:46:09 +0200309 printf("%s: tx error buffer not ready\n", priv->name);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200310 return;
311 }
wdenkc6097192002-11-03 00:24:07 +0000312
Marek Vasutf19db7f2020-07-08 07:01:32 +0200313 priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno,
Hanyuan Zhao2e6ec852024-08-09 16:56:58 +0800314 (phys_addr_t)&setup_frame[0]));
Marek Vasutf19db7f2020-07-08 07:01:32 +0200315 priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_SET | SETUP_FRAME_LEN);
316 priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN);
wdenkc6097192002-11-03 00:24:07 +0000317
Marek Vasut25ada1f2020-07-08 06:46:09 +0200318 dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD);
wdenkc6097192002-11-03 00:24:07 +0000319
Marek Vasutf19db7f2020-07-08 07:01:32 +0200320 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200321 if (i < TOUT_LOOP)
322 continue;
wdenkc6097192002-11-03 00:24:07 +0000323
Marek Vasut25ada1f2020-07-08 06:46:09 +0200324 printf("%s: tx buffer not ready\n", priv->name);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200325 return;
326 }
wdenkc6097192002-11-03 00:24:07 +0000327
Marek Vasutf19db7f2020-07-08 07:01:32 +0200328 if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) != 0x7FFFFFFF) {
Hanyuan Zhao2e6ec852024-08-09 16:56:58 +0800329 debug("TX error status2 = 0x%08X\n",
Marek Vasutf19db7f2020-07-08 07:01:32 +0200330 le32_to_cpu(priv->tx_ring[priv->tx_new].status));
Marek Vasut5e2ad052020-04-19 04:00:49 +0200331 }
332
Marek Vasutf19db7f2020-07-08 07:01:32 +0200333 priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000334}
335
Marek Vasut29b9efc2020-07-08 07:20:14 +0200336static int dc21x4x_send_common(struct dc2114x_priv *priv, void *packet, int length)
wdenkc6097192002-11-03 00:24:07 +0000337{
Marek Vasute3ffef32020-04-19 03:10:14 +0200338 int status = -1;
339 int i;
wdenkc6097192002-11-03 00:24:07 +0000340
341 if (length <= 0) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200342 printf("%s: bad packet size: %d\n", priv->name, length);
Marek Vasute3ffef32020-04-19 03:10:14 +0200343 goto done;
wdenkc6097192002-11-03 00:24:07 +0000344 }
345
Marek Vasutf19db7f2020-07-08 07:01:32 +0200346 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasute3ffef32020-04-19 03:10:14 +0200347 if (i < TOUT_LOOP)
348 continue;
349
Marek Vasut25ada1f2020-07-08 06:46:09 +0200350 printf("%s: tx error buffer not ready\n", priv->name);
Marek Vasute3ffef32020-04-19 03:10:14 +0200351 goto done;
wdenkc6097192002-11-03 00:24:07 +0000352 }
353
Hanyuan Zhaob6182012024-08-09 16:56:57 +0800354 /* Packet should be visible to the network card */
355 flush_dcache_range((phys_addr_t)packet, (phys_addr_t)(packet + RX_BUFF_SZ));
356
Marek Vasutf19db7f2020-07-08 07:01:32 +0200357 priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno,
Hanyuan Zhao2e6ec852024-08-09 16:56:58 +0800358 (phys_addr_t)packet));
Marek Vasutf19db7f2020-07-08 07:01:32 +0200359 priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length);
360 priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN);
wdenkc6097192002-11-03 00:24:07 +0000361
Marek Vasut25ada1f2020-07-08 06:46:09 +0200362 dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD);
wdenkc6097192002-11-03 00:24:07 +0000363
Marek Vasutf19db7f2020-07-08 07:01:32 +0200364 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasute3ffef32020-04-19 03:10:14 +0200365 if (i < TOUT_LOOP)
366 continue;
367
Marek Vasut25ada1f2020-07-08 06:46:09 +0200368 printf(".%s: tx buffer not ready\n", priv->name);
Marek Vasute3ffef32020-04-19 03:10:14 +0200369 goto done;
wdenkc6097192002-11-03 00:24:07 +0000370 }
371
Marek Vasutf19db7f2020-07-08 07:01:32 +0200372 if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) & TD_ES) {
373 priv->tx_ring[priv->tx_new].status = 0x0;
Hanyuan Zhaoa34fa7d2024-08-09 16:56:59 +0800374#if !CONFIG_IS_ENABLED(TULIP_IGNORE_TX_NO_CARRIER)
Marek Vasute3ffef32020-04-19 03:10:14 +0200375 goto done;
Hanyuan Zhaoa34fa7d2024-08-09 16:56:59 +0800376#endif
wdenkc6097192002-11-03 00:24:07 +0000377 }
378
379 status = length;
380
Marek Vasute3ffef32020-04-19 03:10:14 +0200381done:
Marek Vasutf19db7f2020-07-08 07:01:32 +0200382 priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000383 return status;
384}
385
Marek Vasutdabf04f2020-07-08 07:12:58 +0200386static int dc21x4x_recv_check(struct dc2114x_priv *priv)
387{
388 int length = 0;
389 u32 status;
390
391 status = le32_to_cpu(priv->rx_ring[priv->rx_new].status);
392
393 if (status & R_OWN)
394 return 0;
395
396 if (status & RD_LS) {
397 /* Valid frame status. */
398 if (status & RD_ES) {
399 /* There was an error. */
400 printf("RX error status = 0x%08X\n", status);
401 return -EINVAL;
402 } else {
403 /* A valid frame received. */
404 length = (le32_to_cpu(priv->rx_ring[priv->rx_new].status)
405 >> 16);
406
407 return length;
408 }
409 }
410
411 return -EAGAIN;
412}
413
Marek Vasut29b9efc2020-07-08 07:20:14 +0200414static int dc21x4x_init_common(struct dc2114x_priv *priv)
wdenkc6097192002-11-03 00:24:07 +0000415{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200416 int i;
wdenkc6097192002-11-03 00:24:07 +0000417
Marek Vasut25ada1f2020-07-08 06:46:09 +0200418 reset_de4x5(priv);
wdenkc6097192002-11-03 00:24:07 +0000419
Marek Vasut25ada1f2020-07-08 06:46:09 +0200420 if (dc2114x_inl(priv, DE4X5_STS) & (STS_TS | STS_RS)) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200421 printf("Error: Cannot reset ethernet controller.\n");
422 return -1;
423 }
wdenkc6097192002-11-03 00:24:07 +0000424
Marek Vasut25ada1f2020-07-08 06:46:09 +0200425 dc2114x_outl(priv, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR);
wdenkc6097192002-11-03 00:24:07 +0000426
Marek Vasut5e2ad052020-04-19 04:00:49 +0200427 for (i = 0; i < NUM_RX_DESC; i++) {
Marek Vasutf19db7f2020-07-08 07:01:32 +0200428 priv->rx_ring[i].status = cpu_to_le32(R_OWN);
429 priv->rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
430 priv->rx_ring[i].buf = cpu_to_le32(phys_to_bus(priv->devno,
Hanyuan Zhao2e6ec852024-08-09 16:56:58 +0800431 (phys_addr_t)net_rx_packets[i]));
Marek Vasutf19db7f2020-07-08 07:01:32 +0200432 priv->rx_ring[i].next = 0;
wdenkc6097192002-11-03 00:24:07 +0000433 }
434
Marek Vasut5e2ad052020-04-19 04:00:49 +0200435 for (i = 0; i < NUM_TX_DESC; i++) {
Marek Vasutf19db7f2020-07-08 07:01:32 +0200436 priv->tx_ring[i].status = 0;
437 priv->tx_ring[i].des1 = 0;
438 priv->tx_ring[i].buf = 0;
439 priv->tx_ring[i].next = 0;
wdenkc6097192002-11-03 00:24:07 +0000440 }
441
Marek Vasutf19db7f2020-07-08 07:01:32 +0200442 priv->rx_ring_size = NUM_RX_DESC;
443 priv->tx_ring_size = NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000444
Marek Vasut5e2ad052020-04-19 04:00:49 +0200445 /* Write the end of list marker to the descriptor lists. */
Marek Vasutf19db7f2020-07-08 07:01:32 +0200446 priv->rx_ring[priv->rx_ring_size - 1].des1 |= cpu_to_le32(RD_RER);
447 priv->tx_ring[priv->tx_ring_size - 1].des1 |= cpu_to_le32(TD_TER);
wdenkc6097192002-11-03 00:24:07 +0000448
Marek Vasut5e2ad052020-04-19 04:00:49 +0200449 /* Tell the adapter where the TX/RX rings are located. */
Hanyuan Zhao2e6ec852024-08-09 16:56:58 +0800450 dc2114x_outl(priv, phys_to_bus(priv->devno, (phys_addr_t)priv->rx_ring),
Marek Vasutb8e0b472020-07-08 06:50:41 +0200451 DE4X5_RRBA);
Hanyuan Zhao2e6ec852024-08-09 16:56:58 +0800452 dc2114x_outl(priv, phys_to_bus(priv->devno, (phys_addr_t)priv->tx_ring),
Marek Vasutb8e0b472020-07-08 06:50:41 +0200453 DE4X5_TRBA);
Marek Vasute13635a2020-04-19 03:10:50 +0200454
Marek Vasut25ada1f2020-07-08 06:46:09 +0200455 start_de4x5(priv);
wdenkc6097192002-11-03 00:24:07 +0000456
Marek Vasutf19db7f2020-07-08 07:01:32 +0200457 priv->tx_new = 0;
458 priv->rx_new = 0;
wdenk0260cd62004-01-02 15:01:32 +0000459
Marek Vasut29b9efc2020-07-08 07:20:14 +0200460 send_setup_frame(priv);
wdenkc6097192002-11-03 00:24:07 +0000461
Marek Vasut5e2ad052020-04-19 04:00:49 +0200462 return 0;
wdenkc6097192002-11-03 00:24:07 +0000463}
464
Marek Vasut29b9efc2020-07-08 07:20:14 +0200465static void dc21x4x_halt_common(struct dc2114x_priv *priv)
wdenkc6097192002-11-03 00:24:07 +0000466{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200467 stop_de4x5(priv);
468 dc2114x_outl(priv, 0, DE4X5_SICR);
wdenkc6097192002-11-03 00:24:07 +0000469}
470
Marek Vasuta3f89082020-07-08 06:42:07 +0200471static void read_hw_addr(struct dc2114x_priv *priv)
wdenkc6097192002-11-03 00:24:07 +0000472{
Marek Vasuta3f89082020-07-08 06:42:07 +0200473 u_short tmp, *p = (u_short *)(&priv->enetaddr[0]);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200474 int i, j = 0;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200475
Marek Vasut5e2ad052020-04-19 04:00:49 +0200476 for (i = 0; i < (ETH_ALEN >> 1); i++) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200477 tmp = read_srom(priv, DE4X5_APROM, (SROM_HWADD >> 1) + i);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200478 *p = le16_to_cpu(tmp);
479 j += *p++;
wdenkc6097192002-11-03 00:24:07 +0000480 }
481
Marek Vasut5e2ad052020-04-19 04:00:49 +0200482 if (!j || j == 0x2fffd) {
Marek Vasuta3f89082020-07-08 06:42:07 +0200483 memset(priv->enetaddr, 0, ETH_ALEN);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200484 debug("Warning: can't read HW address from SROM.\n");
wdenkc6097192002-11-03 00:24:07 +0000485 }
wdenkc6097192002-11-03 00:24:07 +0000486}
487
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800488#if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200489static struct pci_device_id supported[] = {
Marek Vasut7cc35c82020-06-20 17:36:42 +0200490 { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST) },
491 { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142) },
Marek Vasut5e2ad052020-04-19 04:00:49 +0200492 { }
493};
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800494#endif
wdenkc6097192002-11-03 00:24:07 +0000495
Marek Vasut1d6c7382020-07-08 07:26:14 +0200496static int dc2114x_start(struct udevice *dev)
497{
Marek Vasut1d6c7382020-07-08 07:26:14 +0200498 struct dc2114x_priv *priv = dev_get_priv(dev);
Hanyuan Zhao9bea14b2024-08-09 16:56:55 +0800499 int rval;
Marek Vasut1d6c7382020-07-08 07:26:14 +0200500
Hanyuan Zhao9bea14b2024-08-09 16:56:55 +0800501 if(!priv->enetaddr) {
502 rval = eth_env_get_enetaddr("ethaddr", priv->enetaddr);
503
504 if (!rval) {
505 printf("dc2114x: Err: please set a valid MAC address\n");
506 return -EINVAL;
507 }
508 }
Marek Vasut1d6c7382020-07-08 07:26:14 +0200509
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800510#if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
Marek Vasut1d6c7382020-07-08 07:26:14 +0200511 /* Ensure we're not sleeping. */
512 dm_pci_write_config8(dev, PCI_CFDA_PSM, WAKEUP);
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800513#endif
Marek Vasut1d6c7382020-07-08 07:26:14 +0200514
515 return dc21x4x_init_common(priv);
516}
517
518static void dc2114x_stop(struct udevice *dev)
519{
520 struct dc2114x_priv *priv = dev_get_priv(dev);
521
522 dc21x4x_halt_common(priv);
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800523#if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
Marek Vasut1d6c7382020-07-08 07:26:14 +0200524 dm_pci_write_config8(dev, PCI_CFDA_PSM, SLEEP);
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800525#endif
Marek Vasut1d6c7382020-07-08 07:26:14 +0200526}
527
528static int dc2114x_send(struct udevice *dev, void *packet, int length)
529{
530 struct dc2114x_priv *priv = dev_get_priv(dev);
531 int ret;
532
533 ret = dc21x4x_send_common(priv, packet, length);
534
535 return ret ? 0 : -ETIMEDOUT;
536}
537
538static int dc2114x_recv(struct udevice *dev, int flags, uchar **packetp)
539{
540 struct dc2114x_priv *priv = dev_get_priv(dev);
541 int ret;
542
543 ret = dc21x4x_recv_check(priv);
544
545 if (ret < 0) {
546 /* Update entry information. */
547 priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
548 ret = 0;
549 }
550
551 if (!ret)
552 return 0;
553
Hanyuan Zhaob6182012024-08-09 16:56:57 +0800554 invalidate_dcache_range((phys_addr_t)net_rx_packets[priv->rx_new], (phys_addr_t)(net_rx_packets[priv->rx_new] + RX_BUFF_SZ));
555 *packetp = (uchar *)net_rx_packets[priv->rx_new];
Marek Vasut1d6c7382020-07-08 07:26:14 +0200556
557 return ret - 4;
558}
559
560static int dc2114x_free_pkt(struct udevice *dev, uchar *packet, int length)
561{
562 struct dc2114x_priv *priv = dev_get_priv(dev);
563
564 priv->rx_ring[priv->rx_new].status = cpu_to_le32(R_OWN);
565
566 /* Update entry information. */
567 priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
568
569 return 0;
570}
571
572static int dc2114x_read_rom_hwaddr(struct udevice *dev)
573{
574 struct dc2114x_priv *priv = dev_get_priv(dev);
575
576 read_hw_addr(priv);
577
578 return 0;
579}
580
581static int dc2114x_bind(struct udevice *dev)
582{
Hanyuan Zhao66c28612024-08-09 16:56:56 +0800583 static int card_number = 0;
Marek Vasut1d6c7382020-07-08 07:26:14 +0200584 char name[16];
585
586 sprintf(name, "dc2114x#%u", card_number++);
587
588 return device_set_name(dev, name);
589}
590
591static int dc2114x_probe(struct udevice *dev)
592{
Simon Glassfa20e932020-12-03 16:55:20 -0700593 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasut1d6c7382020-07-08 07:26:14 +0200594 struct dc2114x_priv *priv = dev_get_priv(dev);
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800595
596#if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
Marek Vasut1d6c7382020-07-08 07:26:14 +0200597 u16 command, status;
598 u32 iobase;
599
600 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase);
601 iobase &= ~0xf;
602
603 debug("dc2114x: DEC 2114x PCI Device @0x%x\n", iobase);
Marek Vasut1d6c7382020-07-08 07:26:14 +0200604 priv->iobase = (void __iomem *)dm_pci_mem_to_phys(dev, iobase);
605
606 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
607 dm_pci_write_config16(dev, PCI_COMMAND, command);
608 dm_pci_read_config16(dev, PCI_COMMAND, &status);
609 if ((status & command) != command) {
610 printf("dc2114x: Couldn't enable IO access or Bus Mastering\n");
611 return -EINVAL;
612 }
613
614 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x60);
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800615#endif
Hanyuan Zhao9bea14b2024-08-09 16:56:55 +0800616
617 priv->devno = dev;
618 priv->enetaddr = plat->enetaddr;
Hanyuan Zhaob6182012024-08-09 16:56:57 +0800619 priv->rx_ring = (struct de4x5_desc *)map_physmem((phys_addr_t)virt_to_phys(rx_ring), 0, MAP_NOCACHE);
620 priv->tx_ring = (struct de4x5_desc *)map_physmem((phys_addr_t)virt_to_phys(tx_ring), 0, MAP_NOCACHE);
621
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800622 return 0;
623}
624
625#if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
626static int dc2114x_of_to_plat(struct udevice *dev)
627{
628 struct eth_pdata *plat = dev_get_plat(dev);
629 struct dc2114x_priv *priv = dev_get_priv(dev);
630
631 plat->iobase = (phys_addr_t)map_physmem((phys_addr_t)devfdt_get_addr(dev), 0, MAP_NOCACHE);
632 priv->iobase = (void*)plat->iobase;
Marek Vasut1d6c7382020-07-08 07:26:14 +0200633
634 return 0;
635}
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800636#endif
Marek Vasut1d6c7382020-07-08 07:26:14 +0200637
638static const struct eth_ops dc2114x_ops = {
639 .start = dc2114x_start,
640 .send = dc2114x_send,
641 .recv = dc2114x_recv,
642 .stop = dc2114x_stop,
643 .free_pkt = dc2114x_free_pkt,
644 .read_rom_hwaddr = dc2114x_read_rom_hwaddr,
645};
646
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800647#if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
648static const struct udevice_id dc2114x_eth_ids[] = {
649 { .compatible = "dec,dmfe" },
650 { .compatible = "tulip,dmfe" },
651 { .compatible = "dec,dc2114x" },
652 { .compatible = "tulip,dc2114x" },
653 { }
654};
655#endif
656
Marek Vasut1d6c7382020-07-08 07:26:14 +0200657U_BOOT_DRIVER(eth_dc2114x) = {
658 .name = "eth_dc2114x",
659 .id = UCLASS_ETH,
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800660#if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
661 .of_match = dc2114x_eth_ids,
662 .of_to_plat = dc2114x_of_to_plat,
663#endif
Marek Vasut1d6c7382020-07-08 07:26:14 +0200664 .bind = dc2114x_bind,
665 .probe = dc2114x_probe,
666 .ops = &dc2114x_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700667 .priv_auto = sizeof(struct dc2114x_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700668 .plat_auto = sizeof(struct eth_pdata),
Marek Vasut1d6c7382020-07-08 07:26:14 +0200669};
670
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800671#if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI)
Marek Vasut1d6c7382020-07-08 07:26:14 +0200672U_BOOT_PCI_DEVICE(eth_dc2114x, supported);
Hanyuan Zhaoa45684c2024-08-09 16:56:54 +0800673#endif