Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 2 | |
Marek Vasut | 992af7d | 2020-07-08 06:31:54 +0200 | [diff] [blame] | 3 | #include <asm/io.h> |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 4 | #include <cpu_func.h> |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 5 | #include <dm.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 6 | #include <malloc.h> |
| 7 | #include <net.h> |
Ben Warren | 840f8a5 | 2008-08-31 10:45:44 -0700 | [diff] [blame] | 8 | #include <netdev.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 9 | #include <pci.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 10 | #include <linux/bitops.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 11 | #include <linux/delay.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 12 | |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 13 | #define SROM_DLEVEL 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 14 | |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 15 | /* PCI Registers. */ |
| 16 | #define PCI_CFDA_PSM 0x43 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 17 | |
| 18 | #define CFRV_RN 0x000000f0 /* Revision Number */ |
| 19 | |
| 20 | #define WAKEUP 0x00 /* Power Saving Wakeup */ |
| 21 | #define SLEEP 0x80 /* Power Saving Sleep Mode */ |
| 22 | |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 23 | #define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 24 | |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 25 | /* Ethernet chip registers. */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 26 | #define DE4X5_BMR 0x000 /* Bus Mode Register */ |
| 27 | #define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */ |
| 28 | #define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */ |
| 29 | #define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */ |
| 30 | #define DE4X5_STS 0x028 /* Status Register */ |
| 31 | #define DE4X5_OMR 0x030 /* Operation Mode Register */ |
| 32 | #define DE4X5_SICR 0x068 /* SIA Connectivity Register */ |
| 33 | #define DE4X5_APROM 0x048 /* Ethernet Address PROM */ |
| 34 | |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 35 | /* Register bits. */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 36 | #define BMR_SWR 0x00000001 /* Software Reset */ |
| 37 | #define STS_TS 0x00700000 /* Transmit Process State */ |
| 38 | #define STS_RS 0x000e0000 /* Receive Process State */ |
| 39 | #define OMR_ST 0x00002000 /* Start/Stop Transmission Command */ |
| 40 | #define OMR_SR 0x00000002 /* Start/Stop Receive */ |
| 41 | #define OMR_PS 0x00040000 /* Port Select */ |
| 42 | #define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */ |
| 43 | #define OMR_PM 0x00000080 /* Pass All Multicast */ |
| 44 | |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 45 | /* Descriptor bits. */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 46 | #define R_OWN 0x80000000 /* Own Bit */ |
| 47 | #define RD_RER 0x02000000 /* Receive End Of Ring */ |
| 48 | #define RD_LS 0x00000100 /* Last Descriptor */ |
| 49 | #define RD_ES 0x00008000 /* Error Summary */ |
| 50 | #define TD_TER 0x02000000 /* Transmit End Of Ring */ |
| 51 | #define T_OWN 0x80000000 /* Own Bit */ |
| 52 | #define TD_LS 0x40000000 /* Last Segment */ |
| 53 | #define TD_FS 0x20000000 /* First Segment */ |
| 54 | #define TD_ES 0x00008000 /* Error Summary */ |
| 55 | #define TD_SET 0x08000000 /* Setup Packet */ |
| 56 | |
| 57 | /* The EEPROM commands include the alway-set leading bit. */ |
| 58 | #define SROM_WRITE_CMD 5 |
| 59 | #define SROM_READ_CMD 6 |
| 60 | #define SROM_ERASE_CMD 7 |
| 61 | |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 62 | #define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 63 | #define SROM_RD 0x00004000 /* Read from Boot ROM */ |
Marek Vasut | 81d10f7 | 2020-04-19 03:09:26 +0200 | [diff] [blame] | 64 | #define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */ |
| 65 | #define EE_WRITE_0 0x4801 |
| 66 | #define EE_WRITE_1 0x4805 |
| 67 | #define EE_DATA_READ 0x08 /* EEPROM chip data out. */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 68 | #define SROM_SR 0x00000800 /* Select Serial ROM when set */ |
| 69 | |
| 70 | #define DT_IN 0x00000004 /* Serial Data In */ |
| 71 | #define DT_CLK 0x00000002 /* Serial ROM Clock */ |
| 72 | #define DT_CS 0x00000001 /* Serial ROM Chip Select */ |
| 73 | |
| 74 | #define POLL_DEMAND 1 |
| 75 | |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 76 | #if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
| 77 | #define phys_to_bus(dev, a) virt_to_phys((volatile const void *)(a)) |
| 78 | #else |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 79 | #define phys_to_bus(dev, a) dm_pci_phys_to_mem((dev), (a)) |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 80 | #endif |
| 81 | #endif |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 82 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 83 | #define NUM_RX_DESC PKTBUFSRX |
| 84 | #define NUM_TX_DESC 1 /* Number of TX descriptors */ |
| 85 | #define RX_BUFF_SZ PKTSIZE_ALIGN |
| 86 | |
| 87 | #define TOUT_LOOP 1000000 |
| 88 | |
| 89 | #define SETUP_FRAME_LEN 192 |
| 90 | |
| 91 | struct de4x5_desc { |
| 92 | volatile s32 status; |
| 93 | u32 des1; |
| 94 | u32 buf; |
| 95 | u32 next; |
| 96 | }; |
| 97 | |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 98 | /* Assigned for network card's ring buffer: |
| 99 | * Some CPU might treat these memories as cached, and changes to these memories |
| 100 | * won't immediately be visible to each other. It is necessary to ensure that |
| 101 | * these memories between the CPU and the network card are marked as uncached. |
| 102 | */ |
| 103 | static struct de4x5_desc rx_ring[NUM_RX_DESC] __aligned(32); |
| 104 | static struct de4x5_desc tx_ring[NUM_TX_DESC] __aligned(32); |
| 105 | |
Marek Vasut | a3f8908 | 2020-07-08 06:42:07 +0200 | [diff] [blame] | 106 | struct dc2114x_priv { |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 107 | struct de4x5_desc *rx_ring; /* Must be uncached to CPU */ |
| 108 | struct de4x5_desc *tx_ring; /* Must be uncached to CPU */ |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 109 | int rx_new; /* RX descriptor ring pointer */ |
| 110 | int tx_new; /* TX descriptor ring pointer */ |
| 111 | char rx_ring_size; |
| 112 | char tx_ring_size; |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 113 | struct udevice *devno; |
Marek Vasut | a3f8908 | 2020-07-08 06:42:07 +0200 | [diff] [blame] | 114 | char *name; |
| 115 | void __iomem *iobase; |
| 116 | u8 *enetaddr; |
| 117 | }; |
| 118 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 119 | /* RX and TX descriptor ring */ |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 120 | static u32 dc2114x_inl(struct dc2114x_priv *priv, u32 addr) |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 121 | { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 122 | return le32_to_cpu(readl(priv->iobase + addr)); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 123 | } |
| 124 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 125 | static void dc2114x_outl(struct dc2114x_priv *priv, u32 command, u32 addr) |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 126 | { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 127 | writel(cpu_to_le32(command), priv->iobase + addr); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 128 | } |
| 129 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 130 | static void reset_de4x5(struct dc2114x_priv *priv) |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 131 | { |
Marek Vasut | f02b701 | 2020-04-19 03:40:03 +0200 | [diff] [blame] | 132 | u32 i; |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 133 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 134 | i = dc2114x_inl(priv, DE4X5_BMR); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 135 | mdelay(1); |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 136 | dc2114x_outl(priv, i | BMR_SWR, DE4X5_BMR); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 137 | mdelay(1); |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 138 | dc2114x_outl(priv, i, DE4X5_BMR); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 139 | mdelay(1); |
| 140 | |
| 141 | for (i = 0; i < 5; i++) { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 142 | dc2114x_inl(priv, DE4X5_BMR); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 143 | mdelay(10); |
| 144 | } |
| 145 | |
| 146 | mdelay(1); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 149 | static void start_de4x5(struct dc2114x_priv *priv) |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 150 | { |
Marek Vasut | f02b701 | 2020-04-19 03:40:03 +0200 | [diff] [blame] | 151 | u32 omr; |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 152 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 153 | omr = dc2114x_inl(priv, DE4X5_OMR); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 154 | omr |= OMR_ST | OMR_SR; |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 155 | dc2114x_outl(priv, omr, DE4X5_OMR); /* Enable the TX and/or RX */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 156 | } |
| 157 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 158 | static void stop_de4x5(struct dc2114x_priv *priv) |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 159 | { |
Marek Vasut | f02b701 | 2020-04-19 03:40:03 +0200 | [diff] [blame] | 160 | u32 omr; |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 161 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 162 | omr = dc2114x_inl(priv, DE4X5_OMR); |
Marek Vasut | 75244fb | 2020-04-19 03:36:46 +0200 | [diff] [blame] | 163 | omr &= ~(OMR_ST | OMR_SR); |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 164 | dc2114x_outl(priv, omr, DE4X5_OMR); /* Disable the TX and/or RX */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 167 | /* SROM Read and write routines. */ |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 168 | static void sendto_srom(struct dc2114x_priv *priv, u_int command, u_long addr) |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 169 | { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 170 | dc2114x_outl(priv, command, addr); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 171 | udelay(1); |
| 172 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 173 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 174 | static int getfrom_srom(struct dc2114x_priv *priv, u_long addr) |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 175 | { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 176 | u32 tmp = dc2114x_inl(priv, addr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 177 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 178 | udelay(1); |
| 179 | return tmp; |
| 180 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 181 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 182 | /* Note: this routine returns extra data bits for size detection. */ |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 183 | static int do_read_eeprom(struct dc2114x_priv *priv, u_long ioaddr, int location, |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 184 | int addr_len) |
| 185 | { |
| 186 | int read_cmd = location | (SROM_READ_CMD << addr_len); |
| 187 | unsigned int retval = 0; |
| 188 | int i; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 189 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 190 | sendto_srom(priv, SROM_RD | SROM_SR, ioaddr); |
| 191 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 192 | |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 193 | debug_cond(SROM_DLEVEL >= 1, " EEPROM read at %d ", location); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 194 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 195 | /* Shift the read command bits out. */ |
| 196 | for (i = 4 + addr_len; i >= 0; i--) { |
| 197 | short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 198 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 199 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval, |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 200 | ioaddr); |
| 201 | udelay(10); |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 202 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK, |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 203 | ioaddr); |
| 204 | udelay(10); |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 205 | debug_cond(SROM_DLEVEL >= 2, "%X", |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 206 | getfrom_srom(priv, ioaddr) & 15); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 207 | retval = (retval << 1) | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 208 | !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 209 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 210 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 211 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 212 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 213 | debug_cond(SROM_DLEVEL >= 2, " :%X:", getfrom_srom(priv, ioaddr) & 15); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 214 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 215 | for (i = 16; i > 0; i--) { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 216 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 217 | udelay(10); |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 218 | debug_cond(SROM_DLEVEL >= 2, "%X", |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 219 | getfrom_srom(priv, ioaddr) & 15); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 220 | retval = (retval << 1) | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 221 | !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ); |
| 222 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 223 | udelay(10); |
| 224 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 225 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 226 | /* Terminate the EEPROM access. */ |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 227 | sendto_srom(priv, SROM_RD | SROM_SR, ioaddr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 228 | |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 229 | debug_cond(SROM_DLEVEL >= 2, " EEPROM value at %d is %5.5x.\n", |
| 230 | location, retval); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 231 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 232 | return retval; |
| 233 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 234 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 235 | /* |
| 236 | * This executes a generic EEPROM command, typically a write or write |
| 237 | * enable. It returns the data output from the EEPROM, and thus may |
| 238 | * also be used for reads. |
| 239 | */ |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 240 | static int do_eeprom_cmd(struct dc2114x_priv *priv, u_long ioaddr, int cmd, |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 241 | int cmd_len) |
| 242 | { |
| 243 | unsigned int retval = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 244 | |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 245 | debug_cond(SROM_DLEVEL >= 1, " EEPROM op 0x%x: ", cmd); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 246 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 247 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 248 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 249 | /* Shift the command bits out. */ |
| 250 | do { |
| 251 | short dataval = (cmd & BIT(cmd_len)) ? EE_WRITE_1 : EE_WRITE_0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 252 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 253 | sendto_srom(priv, dataval, ioaddr); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 254 | udelay(10); |
Marek Vasut | 268cc5b | 2020-04-19 03:09:47 +0200 | [diff] [blame] | 255 | |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 256 | debug_cond(SROM_DLEVEL >= 2, "%X", |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 257 | getfrom_srom(priv, ioaddr) & 15); |
Nobuhiro Iwamatsu | d45fa74 | 2010-10-19 14:03:40 +0900 | [diff] [blame] | 258 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 259 | sendto_srom(priv, dataval | DT_CLK, ioaddr); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 260 | udelay(10); |
| 261 | retval = (retval << 1) | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 262 | !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 263 | } while (--cmd_len >= 0); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 264 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 265 | sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 266 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 267 | /* Terminate the EEPROM access. */ |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 268 | sendto_srom(priv, SROM_RD | SROM_SR, ioaddr); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 269 | |
Marek Vasut | 091eea8 | 2020-04-19 04:05:44 +0200 | [diff] [blame] | 270 | debug_cond(SROM_DLEVEL >= 1, " EEPROM result is 0x%5.5x.\n", retval); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 271 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 272 | return retval; |
| 273 | } |
Marek Vasut | 331e4ec | 2020-04-18 01:56:51 +0200 | [diff] [blame] | 274 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 275 | static int read_srom(struct dc2114x_priv *priv, u_long ioaddr, int index) |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 276 | { |
| 277 | int ee_addr_size; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 278 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 279 | ee_addr_size = (do_read_eeprom(priv, ioaddr, 0xff, 8) & BIT(18)) ? 8 : 6; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 280 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 281 | return do_eeprom_cmd(priv, ioaddr, 0xffff | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 282 | (((SROM_READ_CMD << ee_addr_size) | index) << 16), |
| 283 | 3 + ee_addr_size + 16); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 284 | } |
| 285 | |
Marek Vasut | 29b9efc | 2020-07-08 07:20:14 +0200 | [diff] [blame] | 286 | static void send_setup_frame(struct dc2114x_priv *priv) |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 287 | { |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 288 | /* We are writing setup frame and these changes should be visible to the |
| 289 | * network card immediately. So let's directly read/write through the |
| 290 | * uncached window. |
| 291 | */ |
| 292 | char __setup_frame[SETUP_FRAME_LEN] __aligned(32); |
| 293 | char *setup_frame = (char *)map_physmem((phys_addr_t)virt_to_phys(__setup_frame), 0, MAP_NOCACHE); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 294 | char *pa = &setup_frame[0]; |
| 295 | int i; |
| 296 | |
| 297 | memset(pa, 0xff, SETUP_FRAME_LEN); |
| 298 | |
| 299 | for (i = 0; i < ETH_ALEN; i++) { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 300 | *(pa + (i & 1)) = priv->enetaddr[i]; |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 301 | if (i & 0x01) |
| 302 | pa += 4; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 303 | } |
| 304 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 305 | for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) { |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 306 | if (i < TOUT_LOOP) |
| 307 | continue; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 308 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 309 | printf("%s: tx error buffer not ready\n", priv->name); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 310 | return; |
| 311 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 312 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 313 | priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno, |
Marek Vasut | b8e0b47 | 2020-07-08 06:50:41 +0200 | [diff] [blame] | 314 | (u32)&setup_frame[0])); |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 315 | priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_SET | SETUP_FRAME_LEN); |
| 316 | priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 317 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 318 | dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 319 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 320 | for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) { |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 321 | if (i < TOUT_LOOP) |
| 322 | continue; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 323 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 324 | printf("%s: tx buffer not ready\n", priv->name); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 325 | return; |
| 326 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 327 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 328 | if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) != 0x7FFFFFFF) { |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 329 | printf("TX error status2 = 0x%08X\n", |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 330 | le32_to_cpu(priv->tx_ring[priv->tx_new].status)); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 331 | } |
| 332 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 333 | priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 334 | } |
| 335 | |
Marek Vasut | 29b9efc | 2020-07-08 07:20:14 +0200 | [diff] [blame] | 336 | static int dc21x4x_send_common(struct dc2114x_priv *priv, void *packet, int length) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 337 | { |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 338 | int status = -1; |
| 339 | int i; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 340 | |
| 341 | if (length <= 0) { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 342 | printf("%s: bad packet size: %d\n", priv->name, length); |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 343 | goto done; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 346 | for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) { |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 347 | if (i < TOUT_LOOP) |
| 348 | continue; |
| 349 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 350 | printf("%s: tx error buffer not ready\n", priv->name); |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 351 | goto done; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 352 | } |
| 353 | |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 354 | /* Packet should be visible to the network card */ |
| 355 | flush_dcache_range((phys_addr_t)packet, (phys_addr_t)(packet + RX_BUFF_SZ)); |
| 356 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 357 | priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno, |
Marek Vasut | b8e0b47 | 2020-07-08 06:50:41 +0200 | [diff] [blame] | 358 | (u32)packet)); |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 359 | priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length); |
| 360 | priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 361 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 362 | dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 363 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 364 | for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) { |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 365 | if (i < TOUT_LOOP) |
| 366 | continue; |
| 367 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 368 | printf(".%s: tx buffer not ready\n", priv->name); |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 369 | goto done; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 370 | } |
| 371 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 372 | if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) & TD_ES) { |
| 373 | priv->tx_ring[priv->tx_new].status = 0x0; |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 374 | goto done; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | status = length; |
| 378 | |
Marek Vasut | e3ffef3 | 2020-04-19 03:10:14 +0200 | [diff] [blame] | 379 | done: |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 380 | priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 381 | return status; |
| 382 | } |
| 383 | |
Marek Vasut | dabf04f | 2020-07-08 07:12:58 +0200 | [diff] [blame] | 384 | static int dc21x4x_recv_check(struct dc2114x_priv *priv) |
| 385 | { |
| 386 | int length = 0; |
| 387 | u32 status; |
| 388 | |
| 389 | status = le32_to_cpu(priv->rx_ring[priv->rx_new].status); |
| 390 | |
| 391 | if (status & R_OWN) |
| 392 | return 0; |
| 393 | |
| 394 | if (status & RD_LS) { |
| 395 | /* Valid frame status. */ |
| 396 | if (status & RD_ES) { |
| 397 | /* There was an error. */ |
| 398 | printf("RX error status = 0x%08X\n", status); |
| 399 | return -EINVAL; |
| 400 | } else { |
| 401 | /* A valid frame received. */ |
| 402 | length = (le32_to_cpu(priv->rx_ring[priv->rx_new].status) |
| 403 | >> 16); |
| 404 | |
| 405 | return length; |
| 406 | } |
| 407 | } |
| 408 | |
| 409 | return -EAGAIN; |
| 410 | } |
| 411 | |
Marek Vasut | 29b9efc | 2020-07-08 07:20:14 +0200 | [diff] [blame] | 412 | static int dc21x4x_init_common(struct dc2114x_priv *priv) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 413 | { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 414 | int i; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 415 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 416 | reset_de4x5(priv); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 417 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 418 | if (dc2114x_inl(priv, DE4X5_STS) & (STS_TS | STS_RS)) { |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 419 | printf("Error: Cannot reset ethernet controller.\n"); |
| 420 | return -1; |
| 421 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 422 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 423 | dc2114x_outl(priv, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 424 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 425 | for (i = 0; i < NUM_RX_DESC; i++) { |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 426 | priv->rx_ring[i].status = cpu_to_le32(R_OWN); |
| 427 | priv->rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ); |
| 428 | priv->rx_ring[i].buf = cpu_to_le32(phys_to_bus(priv->devno, |
Marek Vasut | b8e0b47 | 2020-07-08 06:50:41 +0200 | [diff] [blame] | 429 | (u32)net_rx_packets[i])); |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 430 | priv->rx_ring[i].next = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 433 | for (i = 0; i < NUM_TX_DESC; i++) { |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 434 | priv->tx_ring[i].status = 0; |
| 435 | priv->tx_ring[i].des1 = 0; |
| 436 | priv->tx_ring[i].buf = 0; |
| 437 | priv->tx_ring[i].next = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 438 | } |
| 439 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 440 | priv->rx_ring_size = NUM_RX_DESC; |
| 441 | priv->tx_ring_size = NUM_TX_DESC; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 442 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 443 | /* Write the end of list marker to the descriptor lists. */ |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 444 | priv->rx_ring[priv->rx_ring_size - 1].des1 |= cpu_to_le32(RD_RER); |
| 445 | priv->tx_ring[priv->tx_ring_size - 1].des1 |= cpu_to_le32(TD_TER); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 446 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 447 | /* Tell the adapter where the TX/RX rings are located. */ |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 448 | dc2114x_outl(priv, phys_to_bus(priv->devno, (u32)&priv->rx_ring), |
Marek Vasut | b8e0b47 | 2020-07-08 06:50:41 +0200 | [diff] [blame] | 449 | DE4X5_RRBA); |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 450 | dc2114x_outl(priv, phys_to_bus(priv->devno, (u32)&priv->tx_ring), |
Marek Vasut | b8e0b47 | 2020-07-08 06:50:41 +0200 | [diff] [blame] | 451 | DE4X5_TRBA); |
Marek Vasut | e13635a | 2020-04-19 03:10:50 +0200 | [diff] [blame] | 452 | |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 453 | start_de4x5(priv); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 454 | |
Marek Vasut | f19db7f | 2020-07-08 07:01:32 +0200 | [diff] [blame] | 455 | priv->tx_new = 0; |
| 456 | priv->rx_new = 0; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 457 | |
Marek Vasut | 29b9efc | 2020-07-08 07:20:14 +0200 | [diff] [blame] | 458 | send_setup_frame(priv); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 459 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 460 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 461 | } |
| 462 | |
Marek Vasut | 29b9efc | 2020-07-08 07:20:14 +0200 | [diff] [blame] | 463 | static void dc21x4x_halt_common(struct dc2114x_priv *priv) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 464 | { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 465 | stop_de4x5(priv); |
| 466 | dc2114x_outl(priv, 0, DE4X5_SICR); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 467 | } |
| 468 | |
Marek Vasut | a3f8908 | 2020-07-08 06:42:07 +0200 | [diff] [blame] | 469 | static void read_hw_addr(struct dc2114x_priv *priv) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 470 | { |
Marek Vasut | a3f8908 | 2020-07-08 06:42:07 +0200 | [diff] [blame] | 471 | u_short tmp, *p = (u_short *)(&priv->enetaddr[0]); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 472 | int i, j = 0; |
Marek Vasut | b46c7a0 | 2020-04-19 03:11:06 +0200 | [diff] [blame] | 473 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 474 | for (i = 0; i < (ETH_ALEN >> 1); i++) { |
Marek Vasut | 25ada1f | 2020-07-08 06:46:09 +0200 | [diff] [blame] | 475 | tmp = read_srom(priv, DE4X5_APROM, (SROM_HWADD >> 1) + i); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 476 | *p = le16_to_cpu(tmp); |
| 477 | j += *p++; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 478 | } |
| 479 | |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 480 | if (!j || j == 0x2fffd) { |
Marek Vasut | a3f8908 | 2020-07-08 06:42:07 +0200 | [diff] [blame] | 481 | memset(priv->enetaddr, 0, ETH_ALEN); |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 482 | debug("Warning: can't read HW address from SROM.\n"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 483 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 484 | } |
| 485 | |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 486 | #if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 487 | static struct pci_device_id supported[] = { |
Marek Vasut | 7cc35c8 | 2020-06-20 17:36:42 +0200 | [diff] [blame] | 488 | { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST) }, |
| 489 | { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142) }, |
Marek Vasut | 5e2ad05 | 2020-04-19 04:00:49 +0200 | [diff] [blame] | 490 | { } |
| 491 | }; |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 492 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 493 | |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 494 | static int dc2114x_start(struct udevice *dev) |
| 495 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 496 | struct eth_pdata *plat = dev_get_plat(dev); |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 497 | struct dc2114x_priv *priv = dev_get_priv(dev); |
Hanyuan Zhao | 9bea14b | 2024-08-09 16:56:55 +0800 | [diff] [blame] | 498 | int rval; |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 499 | |
Hanyuan Zhao | 9bea14b | 2024-08-09 16:56:55 +0800 | [diff] [blame] | 500 | if(!priv->enetaddr) { |
| 501 | rval = eth_env_get_enetaddr("ethaddr", priv->enetaddr); |
| 502 | |
| 503 | if (!rval) { |
| 504 | printf("dc2114x: Err: please set a valid MAC address\n"); |
| 505 | return -EINVAL; |
| 506 | } |
| 507 | } |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 508 | |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 509 | #if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 510 | /* Ensure we're not sleeping. */ |
| 511 | dm_pci_write_config8(dev, PCI_CFDA_PSM, WAKEUP); |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 512 | #endif |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 513 | |
| 514 | return dc21x4x_init_common(priv); |
| 515 | } |
| 516 | |
| 517 | static void dc2114x_stop(struct udevice *dev) |
| 518 | { |
| 519 | struct dc2114x_priv *priv = dev_get_priv(dev); |
| 520 | |
| 521 | dc21x4x_halt_common(priv); |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 522 | #if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 523 | dm_pci_write_config8(dev, PCI_CFDA_PSM, SLEEP); |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 524 | #endif |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 525 | } |
| 526 | |
| 527 | static int dc2114x_send(struct udevice *dev, void *packet, int length) |
| 528 | { |
| 529 | struct dc2114x_priv *priv = dev_get_priv(dev); |
| 530 | int ret; |
| 531 | |
| 532 | ret = dc21x4x_send_common(priv, packet, length); |
| 533 | |
| 534 | return ret ? 0 : -ETIMEDOUT; |
| 535 | } |
| 536 | |
| 537 | static int dc2114x_recv(struct udevice *dev, int flags, uchar **packetp) |
| 538 | { |
| 539 | struct dc2114x_priv *priv = dev_get_priv(dev); |
| 540 | int ret; |
| 541 | |
| 542 | ret = dc21x4x_recv_check(priv); |
| 543 | |
| 544 | if (ret < 0) { |
| 545 | /* Update entry information. */ |
| 546 | priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size; |
| 547 | ret = 0; |
| 548 | } |
| 549 | |
| 550 | if (!ret) |
| 551 | return 0; |
| 552 | |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 553 | invalidate_dcache_range((phys_addr_t)net_rx_packets[priv->rx_new], (phys_addr_t)(net_rx_packets[priv->rx_new] + RX_BUFF_SZ)); |
| 554 | *packetp = (uchar *)net_rx_packets[priv->rx_new]; |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 555 | |
| 556 | return ret - 4; |
| 557 | } |
| 558 | |
| 559 | static int dc2114x_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 560 | { |
| 561 | struct dc2114x_priv *priv = dev_get_priv(dev); |
| 562 | |
| 563 | priv->rx_ring[priv->rx_new].status = cpu_to_le32(R_OWN); |
| 564 | |
| 565 | /* Update entry information. */ |
| 566 | priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size; |
| 567 | |
| 568 | return 0; |
| 569 | } |
| 570 | |
| 571 | static int dc2114x_read_rom_hwaddr(struct udevice *dev) |
| 572 | { |
| 573 | struct dc2114x_priv *priv = dev_get_priv(dev); |
| 574 | |
| 575 | read_hw_addr(priv); |
| 576 | |
| 577 | return 0; |
| 578 | } |
| 579 | |
| 580 | static int dc2114x_bind(struct udevice *dev) |
| 581 | { |
Hanyuan Zhao | 66c2861 | 2024-08-09 16:56:56 +0800 | [diff] [blame] | 582 | static int card_number = 0; |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 583 | char name[16]; |
| 584 | |
| 585 | sprintf(name, "dc2114x#%u", card_number++); |
| 586 | |
| 587 | return device_set_name(dev, name); |
| 588 | } |
| 589 | |
| 590 | static int dc2114x_probe(struct udevice *dev) |
| 591 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 592 | struct eth_pdata *plat = dev_get_plat(dev); |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 593 | struct dc2114x_priv *priv = dev_get_priv(dev); |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 594 | |
| 595 | #if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 596 | u16 command, status; |
| 597 | u32 iobase; |
| 598 | |
| 599 | dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase); |
| 600 | iobase &= ~0xf; |
| 601 | |
| 602 | debug("dc2114x: DEC 2114x PCI Device @0x%x\n", iobase); |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 603 | priv->iobase = (void __iomem *)dm_pci_mem_to_phys(dev, iobase); |
| 604 | |
| 605 | command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER; |
| 606 | dm_pci_write_config16(dev, PCI_COMMAND, command); |
| 607 | dm_pci_read_config16(dev, PCI_COMMAND, &status); |
| 608 | if ((status & command) != command) { |
| 609 | printf("dc2114x: Couldn't enable IO access or Bus Mastering\n"); |
| 610 | return -EINVAL; |
| 611 | } |
| 612 | |
| 613 | dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x60); |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 614 | #endif |
Hanyuan Zhao | 9bea14b | 2024-08-09 16:56:55 +0800 | [diff] [blame] | 615 | |
| 616 | priv->devno = dev; |
| 617 | priv->enetaddr = plat->enetaddr; |
Hanyuan Zhao | b618201 | 2024-08-09 16:56:57 +0800 | [diff] [blame^] | 618 | priv->rx_ring = (struct de4x5_desc *)map_physmem((phys_addr_t)virt_to_phys(rx_ring), 0, MAP_NOCACHE); |
| 619 | priv->tx_ring = (struct de4x5_desc *)map_physmem((phys_addr_t)virt_to_phys(tx_ring), 0, MAP_NOCACHE); |
| 620 | |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 621 | return 0; |
| 622 | } |
| 623 | |
| 624 | #if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
| 625 | static int dc2114x_of_to_plat(struct udevice *dev) |
| 626 | { |
| 627 | struct eth_pdata *plat = dev_get_plat(dev); |
| 628 | struct dc2114x_priv *priv = dev_get_priv(dev); |
| 629 | |
| 630 | plat->iobase = (phys_addr_t)map_physmem((phys_addr_t)devfdt_get_addr(dev), 0, MAP_NOCACHE); |
| 631 | priv->iobase = (void*)plat->iobase; |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 632 | |
| 633 | return 0; |
| 634 | } |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 635 | #endif |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 636 | |
| 637 | static const struct eth_ops dc2114x_ops = { |
| 638 | .start = dc2114x_start, |
| 639 | .send = dc2114x_send, |
| 640 | .recv = dc2114x_recv, |
| 641 | .stop = dc2114x_stop, |
| 642 | .free_pkt = dc2114x_free_pkt, |
| 643 | .read_rom_hwaddr = dc2114x_read_rom_hwaddr, |
| 644 | }; |
| 645 | |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 646 | #if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
| 647 | static const struct udevice_id dc2114x_eth_ids[] = { |
| 648 | { .compatible = "dec,dmfe" }, |
| 649 | { .compatible = "tulip,dmfe" }, |
| 650 | { .compatible = "dec,dc2114x" }, |
| 651 | { .compatible = "tulip,dc2114x" }, |
| 652 | { } |
| 653 | }; |
| 654 | #endif |
| 655 | |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 656 | U_BOOT_DRIVER(eth_dc2114x) = { |
| 657 | .name = "eth_dc2114x", |
| 658 | .id = UCLASS_ETH, |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 659 | #if CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
| 660 | .of_match = dc2114x_eth_ids, |
| 661 | .of_to_plat = dc2114x_of_to_plat, |
| 662 | #endif |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 663 | .bind = dc2114x_bind, |
| 664 | .probe = dc2114x_probe, |
| 665 | .ops = &dc2114x_ops, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 666 | .priv_auto = sizeof(struct dc2114x_priv), |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 667 | .plat_auto = sizeof(struct eth_pdata), |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 668 | }; |
| 669 | |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 670 | #if !CONFIG_IS_ENABLED(TULIP_SUPPORT_NON_PCI) |
Marek Vasut | 1d6c738 | 2020-07-08 07:26:14 +0200 | [diff] [blame] | 671 | U_BOOT_PCI_DEVICE(eth_dc2114x, supported); |
Hanyuan Zhao | a45684c | 2024-08-09 16:56:54 +0800 | [diff] [blame] | 672 | #endif |