blob: 2bbe4e5d6021418b7cc10957727e0fffa89a4067 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002
3#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06004#include <env.h>
wdenkc6097192002-11-03 00:24:07 +00005#include <malloc.h>
6#include <net.h>
Ben Warren840f8a52008-08-31 10:45:44 -07007#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +00008#include <pci.h>
9
wdenkc6097192002-11-03 00:24:07 +000010#undef DEBUG_SROM
11#undef DEBUG_SROM2
12
13#undef UPDATE_SROM
14
Marek Vasut81d10f72020-04-19 03:09:26 +020015/* PCI Registers. */
16#define PCI_CFDA_PSM 0x43
wdenkc6097192002-11-03 00:24:07 +000017
18#define CFRV_RN 0x000000f0 /* Revision Number */
19
20#define WAKEUP 0x00 /* Power Saving Wakeup */
21#define SLEEP 0x80 /* Power Saving Sleep Mode */
22
Marek Vasut81d10f72020-04-19 03:09:26 +020023#define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */
wdenkc6097192002-11-03 00:24:07 +000024
Marek Vasut81d10f72020-04-19 03:09:26 +020025/* Ethernet chip registers. */
wdenkc6097192002-11-03 00:24:07 +000026#define DE4X5_BMR 0x000 /* Bus Mode Register */
27#define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */
28#define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */
29#define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */
30#define DE4X5_STS 0x028 /* Status Register */
31#define DE4X5_OMR 0x030 /* Operation Mode Register */
32#define DE4X5_SICR 0x068 /* SIA Connectivity Register */
33#define DE4X5_APROM 0x048 /* Ethernet Address PROM */
34
Marek Vasut81d10f72020-04-19 03:09:26 +020035/* Register bits. */
wdenkc6097192002-11-03 00:24:07 +000036#define BMR_SWR 0x00000001 /* Software Reset */
37#define STS_TS 0x00700000 /* Transmit Process State */
38#define STS_RS 0x000e0000 /* Receive Process State */
39#define OMR_ST 0x00002000 /* Start/Stop Transmission Command */
40#define OMR_SR 0x00000002 /* Start/Stop Receive */
41#define OMR_PS 0x00040000 /* Port Select */
42#define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */
43#define OMR_PM 0x00000080 /* Pass All Multicast */
44
Marek Vasut81d10f72020-04-19 03:09:26 +020045/* Descriptor bits. */
wdenkc6097192002-11-03 00:24:07 +000046#define R_OWN 0x80000000 /* Own Bit */
47#define RD_RER 0x02000000 /* Receive End Of Ring */
48#define RD_LS 0x00000100 /* Last Descriptor */
49#define RD_ES 0x00008000 /* Error Summary */
50#define TD_TER 0x02000000 /* Transmit End Of Ring */
51#define T_OWN 0x80000000 /* Own Bit */
52#define TD_LS 0x40000000 /* Last Segment */
53#define TD_FS 0x20000000 /* First Segment */
54#define TD_ES 0x00008000 /* Error Summary */
55#define TD_SET 0x08000000 /* Setup Packet */
56
57/* The EEPROM commands include the alway-set leading bit. */
58#define SROM_WRITE_CMD 5
59#define SROM_READ_CMD 6
60#define SROM_ERASE_CMD 7
61
Marek Vasut81d10f72020-04-19 03:09:26 +020062#define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */
wdenkc6097192002-11-03 00:24:07 +000063#define SROM_RD 0x00004000 /* Read from Boot ROM */
Marek Vasut81d10f72020-04-19 03:09:26 +020064#define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
65#define EE_WRITE_0 0x4801
66#define EE_WRITE_1 0x4805
67#define EE_DATA_READ 0x08 /* EEPROM chip data out. */
wdenkc6097192002-11-03 00:24:07 +000068#define SROM_SR 0x00000800 /* Select Serial ROM when set */
69
70#define DT_IN 0x00000004 /* Serial Data In */
71#define DT_CLK 0x00000002 /* Serial ROM Clock */
72#define DT_CS 0x00000001 /* Serial ROM Chip Select */
73
74#define POLL_DEMAND 1
75
Marek Vasut75244fb2020-04-19 03:36:46 +020076#if defined(CONFIG_E500)
77#define phys_to_bus(a) (a)
78#else
79#define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a)
80#endif
81
Marek Vasutf02b7012020-04-19 03:40:03 +020082static u32 dc2114x_inl(struct eth_device *dev, u32 addr)
Marek Vasut75244fb2020-04-19 03:36:46 +020083{
Marek Vasutf02b7012020-04-19 03:40:03 +020084 return le32_to_cpu(*(volatile u32 *)(addr + dev->iobase));
Marek Vasut75244fb2020-04-19 03:36:46 +020085}
86
Marek Vasutf02b7012020-04-19 03:40:03 +020087static void dc2114x_outl(struct eth_device *dev, u32 command, u32 addr)
Marek Vasut75244fb2020-04-19 03:36:46 +020088{
Marek Vasutf02b7012020-04-19 03:40:03 +020089 *(volatile u32 *)(addr + dev->iobase) = cpu_to_le32(command);
Marek Vasut75244fb2020-04-19 03:36:46 +020090}
91
92static void reset_de4x5(struct eth_device *dev)
93{
Marek Vasutf02b7012020-04-19 03:40:03 +020094 u32 i;
Marek Vasut75244fb2020-04-19 03:36:46 +020095
Marek Vasutf02b7012020-04-19 03:40:03 +020096 i = dc2114x_inl(dev, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +020097 mdelay(1);
Marek Vasutf02b7012020-04-19 03:40:03 +020098 dc2114x_outl(dev, i | BMR_SWR, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +020099 mdelay(1);
Marek Vasutf02b7012020-04-19 03:40:03 +0200100 dc2114x_outl(dev, i, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200101 mdelay(1);
102
103 for (i = 0; i < 5; i++) {
Marek Vasutf02b7012020-04-19 03:40:03 +0200104 dc2114x_inl(dev, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200105 mdelay(10);
106 }
107
108 mdelay(1);
wdenkc6097192002-11-03 00:24:07 +0000109}
110
Marek Vasut75244fb2020-04-19 03:36:46 +0200111static void start_de4x5(struct eth_device *dev)
112{
Marek Vasutf02b7012020-04-19 03:40:03 +0200113 u32 omr;
Marek Vasut75244fb2020-04-19 03:36:46 +0200114
Marek Vasutf02b7012020-04-19 03:40:03 +0200115 omr = dc2114x_inl(dev, DE4X5_OMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200116 omr |= OMR_ST | OMR_SR;
Marek Vasutf02b7012020-04-19 03:40:03 +0200117 dc2114x_outl(dev, omr, DE4X5_OMR); /* Enable the TX and/or RX */
wdenkc6097192002-11-03 00:24:07 +0000118}
119
Marek Vasut75244fb2020-04-19 03:36:46 +0200120static void stop_de4x5(struct eth_device *dev)
121{
Marek Vasutf02b7012020-04-19 03:40:03 +0200122 u32 omr;
Marek Vasut75244fb2020-04-19 03:36:46 +0200123
Marek Vasutf02b7012020-04-19 03:40:03 +0200124 omr = dc2114x_inl(dev, DE4X5_OMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200125 omr &= ~(OMR_ST | OMR_SR);
Marek Vasutf02b7012020-04-19 03:40:03 +0200126 dc2114x_outl(dev, omr, DE4X5_OMR); /* Disable the TX and/or RX */
wdenkc6097192002-11-03 00:24:07 +0000127}
128
129#define NUM_RX_DESC PKTBUFSRX
Marek Vasut331e4ec2020-04-18 01:56:51 +0200130#define NUM_TX_DESC 1 /* Number of TX descriptors */
wdenkc6097192002-11-03 00:24:07 +0000131#define RX_BUFF_SZ PKTSIZE_ALIGN
132
133#define TOUT_LOOP 1000000
134
135#define SETUP_FRAME_LEN 192
wdenkc6097192002-11-03 00:24:07 +0000136
wdenkc6097192002-11-03 00:24:07 +0000137struct de4x5_desc {
138 volatile s32 status;
139 u32 des1;
140 u32 buf;
141 u32 next;
142};
143
Marek Vasut81d10f72020-04-19 03:09:26 +0200144/* RX and TX descriptor ring */
145static struct de4x5_desc rx_ring[NUM_RX_DESC] __aligned(32);
146static struct de4x5_desc tx_ring[NUM_TX_DESC] __aligned(32);
147static int rx_new; /* RX descriptor ring pointer */
148static int tx_new; /* TX descriptor ring pointer */
wdenkc6097192002-11-03 00:24:07 +0000149
Marek Vasut81d10f72020-04-19 03:09:26 +0200150static char rx_ring_size;
151static char tx_ring_size;
wdenkc6097192002-11-03 00:24:07 +0000152
Marek Vasut81d10f72020-04-19 03:09:26 +0200153static void sendto_srom(struct eth_device *dev, u_int command, u_long addr);
154static int getfrom_srom(struct eth_device *dev, u_long addr);
155static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr,
156 int cmd, int cmd_len);
157static int do_read_eeprom(struct eth_device *dev, u_long ioaddr,
158 int location, int addr_len);
wdenkc6097192002-11-03 00:24:07 +0000159#ifdef UPDATE_SROM
Marek Vasut81d10f72020-04-19 03:09:26 +0200160static int write_srom(struct eth_device *dev, u_long ioaddr,
161 int index, int new_value);
wdenkc6097192002-11-03 00:24:07 +0000162static void update_srom(struct eth_device *dev, bd_t *bis);
163#endif
wdenk3be717f2004-01-03 19:43:48 +0000164static int read_srom(struct eth_device *dev, u_long ioaddr, int index);
Marek Vasut81d10f72020-04-19 03:09:26 +0200165static void read_hw_addr(struct eth_device *dev, bd_t *bis);
166static void send_setup_frame(struct eth_device *dev, bd_t *bis);
wdenkc6097192002-11-03 00:24:07 +0000167
Marek Vasut81d10f72020-04-19 03:09:26 +0200168static int dc21x4x_init(struct eth_device *dev, bd_t *bis);
Joe Hershbergercfb0cee2012-05-21 14:45:22 +0000169static int dc21x4x_send(struct eth_device *dev, void *packet, int length);
Marek Vasut81d10f72020-04-19 03:09:26 +0200170static int dc21x4x_recv(struct eth_device *dev);
171static void dc21x4x_halt(struct eth_device *dev);
wdenkc6097192002-11-03 00:24:07 +0000172
wdenkc6097192002-11-03 00:24:07 +0000173static struct pci_device_id supported[] = {
174 { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST },
175 { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142 },
176 { }
177};
178
179int dc21x4x_initialize(bd_t *bis)
180{
Marek Vasut268cc5b2020-04-19 03:09:47 +0200181 struct eth_device *dev;
182 unsigned short status;
183 unsigned char timer;
184 unsigned int iobase;
185 int card_number = 0;
186 pci_dev_t devbusfn;
187 unsigned int cfrv;
188 int idx = 0;
wdenkc6097192002-11-03 00:24:07 +0000189
Marek Vasut268cc5b2020-04-19 03:09:47 +0200190 while (1) {
191 devbusfn = pci_find_devices(supported, idx++);
192 if (devbusfn == -1)
wdenkc6097192002-11-03 00:24:07 +0000193 break;
wdenkc6097192002-11-03 00:24:07 +0000194
195 /* Get the chip configuration revision register. */
196 pci_read_config_dword(devbusfn, PCI_REVISION_ID, &cfrv);
197
Marek Vasut268cc5b2020-04-19 03:09:47 +0200198 if ((cfrv & CFRV_RN) < DC2114x_BRK) {
wdenkc6097192002-11-03 00:24:07 +0000199 printf("Error: The chip is not DC21143.\n");
200 continue;
201 }
202
203 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Marek Vasut268cc5b2020-04-19 03:09:47 +0200204 status |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
wdenkc6097192002-11-03 00:24:07 +0000205 pci_write_config_word(devbusfn, PCI_COMMAND, status);
206
207 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Linus Walleij68b1b932011-09-25 21:41:14 +0000208 if (!(status & PCI_COMMAND_MEMORY)) {
209 printf("Error: Can not enable MEMORY access.\n");
wdenkc6097192002-11-03 00:24:07 +0000210 continue;
211 }
212
213 if (!(status & PCI_COMMAND_MASTER)) {
214 printf("Error: Can not enable Bus Mastering.\n");
215 continue;
216 }
217
218 /* Check the latency timer for values >= 0x60. */
219 pci_read_config_byte(devbusfn, PCI_LATENCY_TIMER, &timer);
220
221 if (timer < 0x60) {
Marek Vasut268cc5b2020-04-19 03:09:47 +0200222 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER,
223 0x60);
wdenkc6097192002-11-03 00:24:07 +0000224 }
225
wdenkc6097192002-11-03 00:24:07 +0000226 /* read BAR for memory space access */
227 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &iobase);
228 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
Marek Vasut268cc5b2020-04-19 03:09:47 +0200229 debug("dc21x4x: DEC 21142 PCI Device @0x%x\n", iobase);
wdenkc6097192002-11-03 00:24:07 +0000230
Marek Vasut268cc5b2020-04-19 03:09:47 +0200231 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsud45fa742010-10-19 14:03:40 +0900232 if (!dev) {
233 printf("Can not allocalte memory of dc21x4x\n");
234 break;
235 }
Marek Vasut268cc5b2020-04-19 03:09:47 +0200236
Nobuhiro Iwamatsud45fa742010-10-19 14:03:40 +0900237 memset(dev, 0, sizeof(*dev));
238
wdenk3be717f2004-01-03 19:43:48 +0000239 sprintf(dev->name, "dc21x4x#%d", card_number);
wdenk0260cd62004-01-02 15:01:32 +0000240
wdenkc6097192002-11-03 00:24:07 +0000241 dev->iobase = pci_mem_to_phys(devbusfn, iobase);
Marek Vasut268cc5b2020-04-19 03:09:47 +0200242 dev->priv = (void *)devbusfn;
243 dev->init = dc21x4x_init;
244 dev->halt = dc21x4x_halt;
245 dev->send = dc21x4x_send;
246 dev->recv = dc21x4x_recv;
wdenkc6097192002-11-03 00:24:07 +0000247
248 /* Ensure we're not sleeping. */
249 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
250
251 udelay(10 * 1000);
252
wdenk3be717f2004-01-03 19:43:48 +0000253 read_hw_addr(dev, bis);
Marek Vasut331e4ec2020-04-18 01:56:51 +0200254
wdenkc6097192002-11-03 00:24:07 +0000255 eth_register(dev);
256
257 card_number++;
258 }
259
260 return card_number;
261}
262
Marek Vasut268cc5b2020-04-19 03:09:47 +0200263static int dc21x4x_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000264{
Marek Vasut268cc5b2020-04-19 03:09:47 +0200265 int i;
266 int devbusfn = (int)dev->priv;
wdenkc6097192002-11-03 00:24:07 +0000267
268 /* Ensure we're not sleeping. */
269 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
270
Marek Vasut75244fb2020-04-19 03:36:46 +0200271 reset_de4x5(dev);
wdenkc6097192002-11-03 00:24:07 +0000272
Marek Vasutf02b7012020-04-19 03:40:03 +0200273 if (dc2114x_inl(dev, DE4X5_STS) & (STS_TS | STS_RS)) {
wdenkc6097192002-11-03 00:24:07 +0000274 printf("Error: Cannot reset ethernet controller.\n");
Ben Warrende9fcb52008-01-09 18:15:53 -0500275 return -1;
wdenkc6097192002-11-03 00:24:07 +0000276 }
277
Marek Vasutf02b7012020-04-19 03:40:03 +0200278 dc2114x_outl(dev, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR);
wdenkc6097192002-11-03 00:24:07 +0000279
280 for (i = 0; i < NUM_RX_DESC; i++) {
281 rx_ring[i].status = cpu_to_le32(R_OWN);
282 rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
Marek Vasut268cc5b2020-04-19 03:09:47 +0200283 rx_ring[i].buf =
284 cpu_to_le32(phys_to_bus((u32)net_rx_packets[i]));
wdenkc6097192002-11-03 00:24:07 +0000285 rx_ring[i].next = 0;
286 }
287
Marek Vasut268cc5b2020-04-19 03:09:47 +0200288 for (i = 0; i < NUM_TX_DESC; i++) {
wdenkc6097192002-11-03 00:24:07 +0000289 tx_ring[i].status = 0;
290 tx_ring[i].des1 = 0;
291 tx_ring[i].buf = 0;
292 tx_ring[i].next = 0;
293 }
294
Marek Vasut81d10f72020-04-19 03:09:26 +0200295 rx_ring_size = NUM_RX_DESC;
296 tx_ring_size = NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000297
298 /* Write the end of list marker to the descriptor lists. */
Marek Vasut81d10f72020-04-19 03:09:26 +0200299 rx_ring[rx_ring_size - 1].des1 |= cpu_to_le32(RD_RER);
300 tx_ring[tx_ring_size - 1].des1 |= cpu_to_le32(TD_TER);
wdenkc6097192002-11-03 00:24:07 +0000301
302 /* Tell the adapter where the TX/RX rings are located. */
Marek Vasutf02b7012020-04-19 03:40:03 +0200303 dc2114x_outl(dev, phys_to_bus((u32)&rx_ring), DE4X5_RRBA);
304 dc2114x_outl(dev, phys_to_bus((u32)&tx_ring), DE4X5_TRBA);
wdenkc6097192002-11-03 00:24:07 +0000305
Marek Vasut75244fb2020-04-19 03:36:46 +0200306 start_de4x5(dev);
wdenkc6097192002-11-03 00:24:07 +0000307
308 tx_new = 0;
309 rx_new = 0;
310
311 send_setup_frame(dev, bis);
312
Ben Warrende9fcb52008-01-09 18:15:53 -0500313 return 0;
wdenkc6097192002-11-03 00:24:07 +0000314}
315
Joe Hershbergercfb0cee2012-05-21 14:45:22 +0000316static int dc21x4x_send(struct eth_device *dev, void *packet, int length)
wdenkc6097192002-11-03 00:24:07 +0000317{
Marek Vasute3ffef32020-04-19 03:10:14 +0200318 int status = -1;
319 int i;
wdenkc6097192002-11-03 00:24:07 +0000320
321 if (length <= 0) {
322 printf("%s: bad packet size: %d\n", dev->name, length);
Marek Vasute3ffef32020-04-19 03:10:14 +0200323 goto done;
wdenkc6097192002-11-03 00:24:07 +0000324 }
325
Marek Vasute3ffef32020-04-19 03:10:14 +0200326 for (i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
327 if (i < TOUT_LOOP)
328 continue;
329
330 printf("%s: tx error buffer not ready\n", dev->name);
331 goto done;
wdenkc6097192002-11-03 00:24:07 +0000332 }
333
Marek Vasute3ffef32020-04-19 03:10:14 +0200334 tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32)packet));
335 tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length);
wdenkc6097192002-11-03 00:24:07 +0000336 tx_ring[tx_new].status = cpu_to_le32(T_OWN);
337
Marek Vasutf02b7012020-04-19 03:40:03 +0200338 dc2114x_outl(dev, POLL_DEMAND, DE4X5_TPD);
wdenkc6097192002-11-03 00:24:07 +0000339
Marek Vasute3ffef32020-04-19 03:10:14 +0200340 for (i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
341 if (i < TOUT_LOOP)
342 continue;
343
344 printf(".%s: tx buffer not ready\n", dev->name);
345 goto done;
wdenkc6097192002-11-03 00:24:07 +0000346 }
347
348 if (le32_to_cpu(tx_ring[tx_new].status) & TD_ES) {
wdenk0260cd62004-01-02 15:01:32 +0000349 tx_ring[tx_new].status = 0x0;
Marek Vasute3ffef32020-04-19 03:10:14 +0200350 goto done;
wdenkc6097192002-11-03 00:24:07 +0000351 }
352
353 status = length;
354
Marek Vasute3ffef32020-04-19 03:10:14 +0200355done:
356 tx_new = (tx_new + 1) % NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000357 return status;
358}
359
Marek Vasutf30abb72020-04-19 03:10:25 +0200360static int dc21x4x_recv(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000361{
Marek Vasutf30abb72020-04-19 03:10:25 +0200362 int length = 0;
363 u32 status;
wdenkc6097192002-11-03 00:24:07 +0000364
Marek Vasutf30abb72020-04-19 03:10:25 +0200365 while (true) {
366 status = le32_to_cpu(rx_ring[rx_new].status);
wdenkc6097192002-11-03 00:24:07 +0000367
Marek Vasutf30abb72020-04-19 03:10:25 +0200368 if (status & R_OWN)
wdenkc6097192002-11-03 00:24:07 +0000369 break;
wdenkc6097192002-11-03 00:24:07 +0000370
371 if (status & RD_LS) {
Marek Vasutf30abb72020-04-19 03:10:25 +0200372 /* Valid frame status. */
wdenkc6097192002-11-03 00:24:07 +0000373 if (status & RD_ES) {
Marek Vasutf30abb72020-04-19 03:10:25 +0200374 /* There was an error. */
wdenkc6097192002-11-03 00:24:07 +0000375 printf("RX error status = 0x%08X\n", status);
376 } else {
Marek Vasutf30abb72020-04-19 03:10:25 +0200377 /* A valid frame received. */
378 length = (le32_to_cpu(rx_ring[rx_new].status)
379 >> 16);
wdenkc6097192002-11-03 00:24:07 +0000380
Marek Vasutf30abb72020-04-19 03:10:25 +0200381 /* Pass the packet up to the protocol layers */
382 net_process_received_packet
383 (net_rx_packets[rx_new], length - 4);
wdenkc6097192002-11-03 00:24:07 +0000384 }
385
Marek Vasutf30abb72020-04-19 03:10:25 +0200386 /*
387 * Change buffer ownership for this frame,
388 * back to the adapter.
wdenkc6097192002-11-03 00:24:07 +0000389 */
390 rx_ring[rx_new].status = cpu_to_le32(R_OWN);
391 }
392
Marek Vasutf30abb72020-04-19 03:10:25 +0200393 /* Update entry information. */
Marek Vasut81d10f72020-04-19 03:09:26 +0200394 rx_new = (rx_new + 1) % rx_ring_size;
wdenkc6097192002-11-03 00:24:07 +0000395 }
396
397 return length;
398}
399
Marek Vasut1f346782020-04-19 03:10:30 +0200400static void dc21x4x_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000401{
Marek Vasut1f346782020-04-19 03:10:30 +0200402 int devbusfn = (int)dev->priv;
wdenkc6097192002-11-03 00:24:07 +0000403
Marek Vasut75244fb2020-04-19 03:36:46 +0200404 stop_de4x5(dev);
Marek Vasutf02b7012020-04-19 03:40:03 +0200405 dc2114x_outl(dev, 0, DE4X5_SICR);
wdenkc6097192002-11-03 00:24:07 +0000406
407 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, SLEEP);
408}
409
Marek Vasute13635a2020-04-19 03:10:50 +0200410static void send_setup_frame(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000411{
Marek Vasute13635a2020-04-19 03:10:50 +0200412 char setup_frame[SETUP_FRAME_LEN];
413 char *pa = &setup_frame[0];
414 int i;
wdenkc6097192002-11-03 00:24:07 +0000415
416 memset(pa, 0xff, SETUP_FRAME_LEN);
417
418 for (i = 0; i < ETH_ALEN; i++) {
419 *(pa + (i & 1)) = dev->enetaddr[i];
Marek Vasute13635a2020-04-19 03:10:50 +0200420 if (i & 0x01)
wdenkc6097192002-11-03 00:24:07 +0000421 pa += 4;
wdenkc6097192002-11-03 00:24:07 +0000422 }
423
Marek Vasute13635a2020-04-19 03:10:50 +0200424 for (i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
425 if (i < TOUT_LOOP)
426 continue;
427
428 printf("%s: tx error buffer not ready\n", dev->name);
429 return;
wdenkc6097192002-11-03 00:24:07 +0000430 }
431
Marek Vasute13635a2020-04-19 03:10:50 +0200432 tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32)&setup_frame[0]));
433 tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_SET | SETUP_FRAME_LEN);
wdenkc6097192002-11-03 00:24:07 +0000434 tx_ring[tx_new].status = cpu_to_le32(T_OWN);
435
Marek Vasutf02b7012020-04-19 03:40:03 +0200436 dc2114x_outl(dev, POLL_DEMAND, DE4X5_TPD);
wdenkc6097192002-11-03 00:24:07 +0000437
Marek Vasute13635a2020-04-19 03:10:50 +0200438 for (i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
439 if (i < TOUT_LOOP)
440 continue;
441
442 printf("%s: tx buffer not ready\n", dev->name);
443 return;
wdenkc6097192002-11-03 00:24:07 +0000444 }
445
446 if (le32_to_cpu(tx_ring[tx_new].status) != 0x7FFFFFFF) {
Marek Vasute13635a2020-04-19 03:10:50 +0200447 printf("TX error status2 = 0x%08X\n",
448 le32_to_cpu(tx_ring[tx_new].status));
wdenkc6097192002-11-03 00:24:07 +0000449 }
wdenk0260cd62004-01-02 15:01:32 +0000450
Marek Vasute13635a2020-04-19 03:10:50 +0200451 tx_new = (tx_new + 1) % NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000452}
453
Marek Vasut331e4ec2020-04-18 01:56:51 +0200454/* SROM Read and write routines. */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200455static void sendto_srom(struct eth_device *dev, u_int command, u_long addr)
wdenkc6097192002-11-03 00:24:07 +0000456{
Marek Vasutf02b7012020-04-19 03:40:03 +0200457 dc2114x_outl(dev, command, addr);
wdenkc6097192002-11-03 00:24:07 +0000458 udelay(1);
459}
460
Marek Vasutb46c7a02020-04-19 03:11:06 +0200461static int getfrom_srom(struct eth_device *dev, u_long addr)
wdenkc6097192002-11-03 00:24:07 +0000462{
Marek Vasutf02b7012020-04-19 03:40:03 +0200463 u32 tmp = dc2114x_inl(dev, addr);
wdenkc6097192002-11-03 00:24:07 +0000464
wdenkc6097192002-11-03 00:24:07 +0000465 udelay(1);
wdenkc6097192002-11-03 00:24:07 +0000466 return tmp;
467}
468
469/* Note: this routine returns extra data bits for size detection. */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200470static int do_read_eeprom(struct eth_device *dev, u_long ioaddr, int location,
471 int addr_len)
wdenkc6097192002-11-03 00:24:07 +0000472{
wdenkc6097192002-11-03 00:24:07 +0000473 int read_cmd = location | (SROM_READ_CMD << addr_len);
Marek Vasutb46c7a02020-04-19 03:11:06 +0200474 unsigned int retval = 0;
475 int i;
wdenkc6097192002-11-03 00:24:07 +0000476
477 sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
478 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
479
480#ifdef DEBUG_SROM
481 printf(" EEPROM read at %d ", location);
482#endif
483
484 /* Shift the read command bits out. */
485 for (i = 4 + addr_len; i >= 0; i--) {
486 short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200487
488 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval,
489 ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000490 udelay(10);
Marek Vasutb46c7a02020-04-19 03:11:06 +0200491 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK,
492 ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000493 udelay(10);
494#ifdef DEBUG_SROM2
495 printf("%X", getfrom_srom(dev, ioaddr) & 15);
496#endif
Marek Vasutb46c7a02020-04-19 03:11:06 +0200497 retval = (retval << 1) |
498 !!(getfrom_srom(dev, ioaddr) & EE_DATA_READ);
wdenkc6097192002-11-03 00:24:07 +0000499 }
500
501 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
502
503#ifdef DEBUG_SROM2
504 printf(" :%X:", getfrom_srom(dev, ioaddr) & 15);
505#endif
506
507 for (i = 16; i > 0; i--) {
508 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
509 udelay(10);
510#ifdef DEBUG_SROM2
511 printf("%X", getfrom_srom(dev, ioaddr) & 15);
512#endif
Marek Vasutb46c7a02020-04-19 03:11:06 +0200513 retval = (retval << 1) |
514 !!(getfrom_srom(dev, ioaddr) & EE_DATA_READ);
wdenkc6097192002-11-03 00:24:07 +0000515 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
516 udelay(10);
517 }
518
519 /* Terminate the EEPROM access. */
520 sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
521
522#ifdef DEBUG_SROM2
523 printf(" EEPROM value at %d is %5.5x.\n", location, retval);
524#endif
525
526 return retval;
527}
528
Marek Vasut331e4ec2020-04-18 01:56:51 +0200529/*
530 * This executes a generic EEPROM command, typically a write or write
wdenk3be717f2004-01-03 19:43:48 +0000531 * enable. It returns the data output from the EEPROM, and thus may
532 * also be used for reads.
533 */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200534static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr, int cmd,
535 int cmd_len)
wdenkc6097192002-11-03 00:24:07 +0000536{
Marek Vasutb46c7a02020-04-19 03:11:06 +0200537 unsigned int retval = 0;
wdenkc6097192002-11-03 00:24:07 +0000538
539#ifdef DEBUG_SROM
540 printf(" EEPROM op 0x%x: ", cmd);
541#endif
542
Marek Vasutb46c7a02020-04-19 03:11:06 +0200543 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000544
545 /* Shift the command bits out. */
546 do {
Marek Vasutb46c7a02020-04-19 03:11:06 +0200547 short dataval = (cmd & BIT(cmd_len)) ? EE_WRITE_1 : EE_WRITE_0;
548
549 sendto_srom(dev, dataval, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000550 udelay(10);
551
552#ifdef DEBUG_SROM2
Marek Vasutb46c7a02020-04-19 03:11:06 +0200553 printf("%X", getfrom_srom(dev, ioaddr) & 15);
wdenkc6097192002-11-03 00:24:07 +0000554#endif
555
Marek Vasutb46c7a02020-04-19 03:11:06 +0200556 sendto_srom(dev, dataval | DT_CLK, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000557 udelay(10);
Marek Vasutb46c7a02020-04-19 03:11:06 +0200558 retval = (retval << 1) |
559 !!(getfrom_srom(dev, ioaddr) & EE_DATA_READ);
wdenkc6097192002-11-03 00:24:07 +0000560 } while (--cmd_len >= 0);
Marek Vasutb46c7a02020-04-19 03:11:06 +0200561
562 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000563
564 /* Terminate the EEPROM access. */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200565 sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000566
567#ifdef DEBUG_SROM
568 printf(" EEPROM result is 0x%5.5x.\n", retval);
569#endif
570
571 return retval;
572}
573
574static int read_srom(struct eth_device *dev, u_long ioaddr, int index)
575{
Marek Vasutb46c7a02020-04-19 03:11:06 +0200576 int ee_addr_size;
wdenkc6097192002-11-03 00:24:07 +0000577
Marek Vasutb46c7a02020-04-19 03:11:06 +0200578 ee_addr_size = (do_read_eeprom(dev, ioaddr, 0xff, 8) & BIT(18)) ? 8 : 6;
579
580 return do_eeprom_cmd(dev, ioaddr, 0xffff |
581 (((SROM_READ_CMD << ee_addr_size) | index) << 16),
582 3 + ee_addr_size + 16);
wdenkc6097192002-11-03 00:24:07 +0000583}
584
585#ifdef UPDATE_SROM
Marek Vasutb46c7a02020-04-19 03:11:06 +0200586static int write_srom(struct eth_device *dev, u_long ioaddr, int index,
587 int new_value)
wdenkc6097192002-11-03 00:24:07 +0000588{
wdenkc6097192002-11-03 00:24:07 +0000589 unsigned short newval;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200590 int ee_addr_size;
591 int i;
wdenkc6097192002-11-03 00:24:07 +0000592
Marek Vasutb46c7a02020-04-19 03:11:06 +0200593 ee_addr_size = (do_read_eeprom(dev, ioaddr, 0xff, 8) & BIT(18)) ? 8 : 6;
594
595 udelay(10 * 1000); /* test-only */
wdenkc6097192002-11-03 00:24:07 +0000596
597#ifdef DEBUG_SROM
598 printf("ee_addr_size=%d.\n", ee_addr_size);
599 printf("Writing new entry 0x%4.4x to offset %d.\n", new_value, index);
600#endif
601
602 /* Enable programming modes. */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200603 do_eeprom_cmd(dev, ioaddr, 0x4f << (ee_addr_size - 4),
604 3 + ee_addr_size);
wdenkc6097192002-11-03 00:24:07 +0000605
606 /* Do the actual write. */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200607 do_eeprom_cmd(dev, ioaddr, new_value |
608 (((SROM_WRITE_CMD << ee_addr_size) | index) << 16),
wdenkc6097192002-11-03 00:24:07 +0000609 3 + ee_addr_size + 16);
610
611 /* Poll for write finished. */
612 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
Marek Vasutb46c7a02020-04-19 03:11:06 +0200613 for (i = 0; i < 10000; i++) { /* Typical 2000 ticks */
wdenkc6097192002-11-03 00:24:07 +0000614 if (getfrom_srom(dev, ioaddr) & EE_DATA_READ)
615 break;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200616 }
wdenkc6097192002-11-03 00:24:07 +0000617
618#ifdef DEBUG_SROM
619 printf(" Write finished after %d ticks.\n", i);
620#endif
621
622 /* Disable programming. */
Marek Vasutb46c7a02020-04-19 03:11:06 +0200623 do_eeprom_cmd(dev, ioaddr, (0x40 << (ee_addr_size - 4)),
624 3 + ee_addr_size);
wdenkc6097192002-11-03 00:24:07 +0000625
626 /* And read the result. */
627 newval = do_eeprom_cmd(dev, ioaddr,
Marek Vasutb46c7a02020-04-19 03:11:06 +0200628 (((SROM_READ_CMD << ee_addr_size) | index) << 16)
wdenkc6097192002-11-03 00:24:07 +0000629 | 0xffff, 3 + ee_addr_size + 16);
630#ifdef DEBUG_SROM
631 printf(" New value at offset %d is %4.4x.\n", index, newval);
632#endif
Marek Vasutb46c7a02020-04-19 03:11:06 +0200633
wdenkc6097192002-11-03 00:24:07 +0000634 return 1;
635}
636#endif
637
638static void read_hw_addr(struct eth_device *dev, bd_t *bis)
639{
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200640 u_short tmp, *p = (u_short *)(&dev->enetaddr[0]);
wdenkc6097192002-11-03 00:24:07 +0000641 int i, j = 0;
642
643 for (i = 0; i < (ETH_ALEN >> 1); i++) {
Marek Vasutb46c7a02020-04-19 03:11:06 +0200644 tmp = read_srom(dev, DE4X5_APROM, (SROM_HWADD >> 1) + i);
wdenkc6097192002-11-03 00:24:07 +0000645 *p = le16_to_cpu(tmp);
646 j += *p++;
647 }
648
Marek Vasutb46c7a02020-04-19 03:11:06 +0200649 if (!j || j == 0x2fffd) {
650 memset(dev->enetaddr, 0, ETH_ALEN);
651 debug("Warning: can't read HW address from SROM.\n");
wdenkc6097192002-11-03 00:24:07 +0000652#ifdef UPDATE_SROM
Marek Vasutb46c7a02020-04-19 03:11:06 +0200653 update_srom(dev, bis);
wdenkc6097192002-11-03 00:24:07 +0000654#endif
Marek Vasutb46c7a02020-04-19 03:11:06 +0200655 }
wdenkc6097192002-11-03 00:24:07 +0000656}
657
658#ifdef UPDATE_SROM
659static void update_srom(struct eth_device *dev, bd_t *bis)
660{
wdenkc6097192002-11-03 00:24:07 +0000661 static unsigned short eeprom[0x40] = {
Wolfgang Denka1be4762008-05-20 16:00:29 +0200662 0x140b, 0x6610, 0x0000, 0x0000, /* 00 */
663 0x0000, 0x0000, 0x0000, 0x0000, /* 04 */
664 0x00a3, 0x0103, 0x0000, 0x0000, /* 08 */
665 0x0000, 0x1f00, 0x0000, 0x0000, /* 0c */
666 0x0108, 0x038d, 0x0000, 0x0000, /* 10 */
667 0xe078, 0x0001, 0x0040, 0x0018, /* 14 */
668 0x0000, 0x0000, 0x0000, 0x0000, /* 18 */
669 0x0000, 0x0000, 0x0000, 0x0000, /* 1c */
670 0x0000, 0x0000, 0x0000, 0x0000, /* 20 */
671 0x0000, 0x0000, 0x0000, 0x0000, /* 24 */
672 0x0000, 0x0000, 0x0000, 0x0000, /* 28 */
673 0x0000, 0x0000, 0x0000, 0x0000, /* 2c */
674 0x0000, 0x0000, 0x0000, 0x0000, /* 30 */
675 0x0000, 0x0000, 0x0000, 0x0000, /* 34 */
676 0x0000, 0x0000, 0x0000, 0x0000, /* 38 */
677 0x0000, 0x0000, 0x0000, 0x4e07, /* 3c */
wdenkc6097192002-11-03 00:24:07 +0000678 };
Mike Frysingerb2039652009-02-11 19:01:26 -0500679 uchar enetaddr[6];
Marek Vasutb46c7a02020-04-19 03:11:06 +0200680 int i;
wdenkc6097192002-11-03 00:24:07 +0000681
682 /* Ethernet Addr... */
Simon Glass399a9ce2017-08-03 12:22:14 -0600683 if (!eth_env_get_enetaddr("ethaddr", enetaddr))
Mike Frysingerb2039652009-02-11 19:01:26 -0500684 return;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200685
Mike Frysingerb2039652009-02-11 19:01:26 -0500686 eeprom[0x0a] = (enetaddr[1] << 8) | enetaddr[0];
687 eeprom[0x0b] = (enetaddr[3] << 8) | enetaddr[2];
688 eeprom[0x0c] = (enetaddr[5] << 8) | enetaddr[4];
wdenkc6097192002-11-03 00:24:07 +0000689
Marek Vasutb46c7a02020-04-19 03:11:06 +0200690 for (i = 0; i < 0x40; i++)
wdenkc6097192002-11-03 00:24:07 +0000691 write_srom(dev, DE4X5_APROM, i, eeprom[i]);
wdenkc6097192002-11-03 00:24:07 +0000692}
Marek Vasutb46c7a02020-04-19 03:11:06 +0200693#endif /* UPDATE_SROM */