blob: 6362b7f8f0bd89901fcfaecd7b45e2800e4d524b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Priyanka Jain7d05b992017-04-28 10:41:35 +053012#ifdef CONFIG_FSL_QSPI
Priyanka Jain75cd67f2017-04-27 15:08:07 +053013#ifdef CONFIG_TARGET_LS2081ARDB
14#define CONFIG_QIXIS_I2C_ACCESS
15#endif
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +080016#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +053017
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053018#define I2C_MUX_CH_VOL_MONITOR 0xa
19#define I2C_VOL_MONITOR_ADDR 0x38
20#define CONFIG_VOL_MONITOR_IR36021_READ
21#define CONFIG_VOL_MONITOR_IR36021_SET
22
23#define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
24#ifndef CONFIG_SPL_BUILD
25#define CONFIG_VID
26#endif
27/* step the IR regulator in 5mV increments */
28#define IR_VDD_STEP_DOWN 5
29#define IR_VDD_STEP_UP 5
30/* The lowest and highest voltage allowed for LS2080ARDB */
31#define VDD_MV_MIN 819
32#define VDD_MV_MAX 1212
33
York Sune12abcb2015-03-20 19:28:24 -070034#ifndef __ASSEMBLY__
35unsigned long get_board_sys_clk(void);
36#endif
37
38#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
39#define CONFIG_DDR_CLK_FREQ 133333333
40#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
41
42#define CONFIG_DDR_SPD
43#define CONFIG_DDR_ECC
44#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
45#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
46#define SPD_EEPROM_ADDRESS1 0x51
47#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053048#define SPD_EEPROM_ADDRESS3 0x53
49#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070050#define SPD_EEPROM_ADDRESS5 0x55
51#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
52#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
53#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
54#define CONFIG_DIMM_SLOTS_PER_CTLR 2
55#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053056#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune12abcb2015-03-20 19:28:24 -070057#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053058#endif
York Sune12abcb2015-03-20 19:28:24 -070059
Tang Yuantian57894be2015-12-09 15:32:18 +080060/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080061#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian57894be2015-12-09 15:32:18 +080062
63#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
64#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
65
66#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
67#define CONFIG_SYS_SCSI_MAX_LUN 1
68#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
69 CONFIG_SYS_SCSI_MAX_LUN)
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000070
71#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070072
73#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
74#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
75#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
76
77#define CONFIG_SYS_NOR0_CSPR \
78 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
79 CSPR_PORT_SIZE_16 | \
80 CSPR_MSEL_NOR | \
81 CSPR_V)
82#define CONFIG_SYS_NOR0_CSPR_EARLY \
83 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
84 CSPR_PORT_SIZE_16 | \
85 CSPR_MSEL_NOR | \
86 CSPR_V)
87#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
88#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
89 FTIM0_NOR_TEADC(0x5) | \
90 FTIM0_NOR_TEAHC(0x5))
91#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
92 FTIM1_NOR_TRAD_NOR(0x1a) |\
93 FTIM1_NOR_TSEQRAD_NOR(0x13))
94#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
95 FTIM2_NOR_TCH(0x4) | \
96 FTIM2_NOR_TWPH(0x0E) | \
97 FTIM2_NOR_TWP(0x1c))
98#define CONFIG_SYS_NOR_FTIM3 0x04000000
99#define CONFIG_SYS_IFC_CCR 0x01000000
100
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900101#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -0700102#define CONFIG_SYS_FLASH_QUIET_TEST
103#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
104
105#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
106#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
107#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
108#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
109
110#define CONFIG_SYS_FLASH_EMPTY_INFO
111#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
112 CONFIG_SYS_FLASH_BASE + 0x40000000}
113#endif
114
115#define CONFIG_NAND_FSL_IFC
116#define CONFIG_SYS_NAND_MAX_ECCPOS 256
117#define CONFIG_SYS_NAND_MAX_OOBFREE 2
118
York Sune12abcb2015-03-20 19:28:24 -0700119#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
120#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
121 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
122 | CSPR_MSEL_NAND /* MSEL = NAND */ \
123 | CSPR_V)
124#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
125
126#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
127 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
128 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
129 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
130 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
131 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
132 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
133
134#define CONFIG_SYS_NAND_ONFI_DETECTION
135
136/* ONFI NAND Flash mode0 Timing Params */
137#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
138 FTIM0_NAND_TWP(0x30) | \
139 FTIM0_NAND_TWCHT(0x0e) | \
140 FTIM0_NAND_TWH(0x14))
141#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
142 FTIM1_NAND_TWBE(0xab) | \
143 FTIM1_NAND_TRR(0x1c) | \
144 FTIM1_NAND_TRP(0x30))
145#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
146 FTIM2_NAND_TREH(0x14) | \
147 FTIM2_NAND_TWHRE(0x3c))
148#define CONFIG_SYS_NAND_FTIM3 0x0
149
150#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
151#define CONFIG_SYS_MAX_NAND_DEVICE 1
152#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune12abcb2015-03-20 19:28:24 -0700153
154#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sune12abcb2015-03-20 19:28:24 -0700155#define CONFIG_FSL_QIXIS /* use common QIXIS code */
156#define QIXIS_LBMAP_SWITCH 0x06
157#define QIXIS_LBMAP_MASK 0x0f
158#define QIXIS_LBMAP_SHIFT 0
159#define QIXIS_LBMAP_DFLTBANK 0x00
160#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700161#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700162#define QIXIS_RST_CTL_RESET 0x31
163#define QIXIS_RST_CTL_RESET_EN 0x30
164#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
165#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
166#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700167#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700168#define QIXIS_RST_FORCE_MEM 0x01
169
170#define CONFIG_SYS_CSPR3_EXT (0x0)
171#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
172 | CSPR_PORT_SIZE_8 \
173 | CSPR_MSEL_GPCM \
174 | CSPR_V)
175#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
176 | CSPR_PORT_SIZE_8 \
177 | CSPR_MSEL_GPCM \
178 | CSPR_V)
179
180#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
181#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
182/* QIXIS Timing parameters for IFC CS3 */
183#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
184 FTIM0_GPCM_TEADC(0x0e) | \
185 FTIM0_GPCM_TEAHC(0x0e))
186#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
187 FTIM1_GPCM_TRAD(0x3f))
188#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
189 FTIM2_GPCM_TCH(0xf) | \
190 FTIM2_GPCM_TWP(0x3E))
191#define CONFIG_SYS_CS3_FTIM3 0x0
192
Miquel Raynald0935362019-10-03 19:50:03 +0200193#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Scott Wood212b8d82015-03-24 13:25:03 -0700194#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
195#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
196#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
197#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
198#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
199#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
200#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
201#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
202#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
203#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
204#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
205#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
206#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
207#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
208#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
209#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
210#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
211
Scott Wood212b8d82015-03-24 13:25:03 -0700212#define CONFIG_SPL_PAD_TO 0x80000
213#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
214#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
215#else
York Sune12abcb2015-03-20 19:28:24 -0700216#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
217#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
218#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
219#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
220#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
221#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
222#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
223#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
224#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
225#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
226#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
227#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
228#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
229#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
230#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
231#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
232#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000233#endif
Scott Wood212b8d82015-03-24 13:25:03 -0700234
York Sune12abcb2015-03-20 19:28:24 -0700235/* Debug Server firmware */
236#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
237#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain7d05b992017-04-28 10:41:35 +0530238#endif
York Sune12abcb2015-03-20 19:28:24 -0700239#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
240
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530241#ifdef CONFIG_TARGET_LS2081ARDB
242#define CONFIG_FSL_QIXIS /* use common QIXIS code */
243#define QIXIS_QMAP_MASK 0x07
244#define QIXIS_QMAP_SHIFT 5
245#define QIXIS_LBMAP_DFLTBANK 0x00
246#define QIXIS_LBMAP_QSPI 0x00
247#define QIXIS_RCW_SRC_QSPI 0x62
248#define QIXIS_LBMAP_ALTBANK 0x20
249#define QIXIS_RST_CTL_RESET 0x31
250#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
251#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
252#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
253#define QIXIS_LBMAP_MASK 0x0f
254#define QIXIS_RST_CTL_RESET_EN 0x30
255#endif
256
York Sune12abcb2015-03-20 19:28:24 -0700257/*
258 * I2C
259 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530260#ifdef CONFIG_TARGET_LS2081ARDB
261#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
262#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530263#define I2C_MUX_PCA_ADDR 0x75
264#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700265
266/* I2C bus multiplexer */
267#define I2C_MUX_CH_DEFAULT 0x8
268
Haikun Wang7e3180d2015-07-03 16:51:35 +0800269/* SPI */
Kuldeep Singh1f73ca62020-05-12 12:54:07 +0530270#if defined(CONFIG_FSL_DSPI)
Yuan Yaod95dcae2016-10-11 12:13:40 +0800271#define CONFIG_SPI_FLASH_STMICRO
Haikun Wang7e3180d2015-07-03 16:51:35 +0800272#endif
273
York Sune12abcb2015-03-20 19:28:24 -0700274/*
275 * RTC configuration
276 */
277#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530278#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530279#define CONFIG_SYS_I2C_RTC_ADDR 0x51
280#else
York Sune12abcb2015-03-20 19:28:24 -0700281#define CONFIG_RTC_DS3231 1
282#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530283#endif
York Sune12abcb2015-03-20 19:28:24 -0700284
285/* EEPROM */
York Sune12abcb2015-03-20 19:28:24 -0700286#define CONFIG_SYS_I2C_EEPROM_NXID
287#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sune12abcb2015-03-20 19:28:24 -0700288
York Sune12abcb2015-03-20 19:28:24 -0700289#define CONFIG_FSL_MEMAC
York Sune12abcb2015-03-20 19:28:24 -0700290
291#ifdef CONFIG_PCI
York Sune12abcb2015-03-20 19:28:24 -0700292#define CONFIG_PCI_SCAN_SHOW
York Sune12abcb2015-03-20 19:28:24 -0700293#endif
294
Alexander Graf39e4f242016-11-17 01:03:02 +0100295#define BOOT_TARGET_DEVICES(func) \
296 func(USB, usb, 0) \
297 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100298 func(SCSI, scsi, 0) \
299 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100300#include <config_distro_bootcmd.h>
301
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000302#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530303#define QSPI_MC_INIT_CMD \
304 "sf probe 0:0; " \
305 "sf read 0x80640000 0x640000 0x80000; " \
306 "env exists secureboot && " \
307 "esbc_validate 0x80640000 && " \
308 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530309 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530310 "sf read 0x80e00000 0xe00000 0x100000; " \
311 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000312#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530313 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000314 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000315 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000316 "mmc read 0x80640000 0x3200 0x20 && " \
317 "mmc read 0x80680000 0x3400 0x20 && " \
318 "esbc_validate 0x80640000 && " \
319 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000320 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000321#define IFC_MC_INIT_CMD \
322 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000323 "esbc_validate 0x580640000 && " \
324 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000325 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
326#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530327#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530328#define MC_INIT_CMD \
329 "mcinitcmd=sf probe 0:0; " \
330 "sf read 0x80640000 0x640000 0x80000; " \
331 "env exists secureboot && " \
332 "esbc_validate 0x80640000 && " \
333 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530334 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530335 "sf read 0x80e00000 0xe00000 0x100000; " \
336 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800337#elif defined(CONFIG_SD_BOOT)
338#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530339 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
340 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800341 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000342 "mmc read 0x80640000 0x3200 0x20 && " \
343 "mmc read 0x80680000 0x3400 0x20 && " \
344 "esbc_validate 0x80640000 && " \
345 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530346 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800347 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530348#else
349#define MC_INIT_CMD \
350 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000351 "esbc_validate 0x580640000 && " \
352 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530353 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
354#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000355#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530356
York Sune12abcb2015-03-20 19:28:24 -0700357/* Initial environment variables */
358#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000359#ifdef CONFIG_TFABOOT
360#define CONFIG_EXTRA_ENV_SETTINGS \
361 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
362 "ramdisk_addr=0x800000\0" \
363 "ramdisk_size=0x2000000\0" \
364 "fdt_high=0xa0000000\0" \
365 "initrd_high=0xffffffffffffffff\0" \
366 "fdt_addr=0x64f00000\0" \
367 "kernel_addr=0x581000000\0" \
368 "kernel_start=0x1000000\0" \
369 "kernelheader_start=0x800000\0" \
370 "scriptaddr=0x80000000\0" \
371 "scripthdraddr=0x80080000\0" \
372 "fdtheader_addr_r=0x80100000\0" \
373 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000374 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000375 "kernel_addr_r=0x81000000\0" \
376 "kernelheader_size=0x40000\0" \
377 "fdt_addr_r=0x90000000\0" \
378 "load_addr=0xa0000000\0" \
379 "kernel_size=0x2800000\0" \
380 "kernel_addr_sd=0x8000\0" \
381 "kernel_size_sd=0x14000\0" \
382 "console=ttyAMA0,38400n8\0" \
383 "mcmemsize=0x70000000\0" \
384 "sd_bootcmd=echo Trying load from SD ..;" \
385 "mmcinfo; mmc read $load_addr " \
386 "$kernel_addr_sd $kernel_size_sd && " \
387 "bootm $load_addr#$board\0" \
388 QSPI_MC_INIT_CMD \
389 BOOTENV \
390 "boot_scripts=ls2088ardb_boot.scr\0" \
391 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
392 "scan_dev_for_boot_part=" \
393 "part list ${devtype} ${devnum} devplist; " \
394 "env exists devplist || setenv devplist 1; " \
395 "for distro_bootpart in ${devplist}; do " \
396 "if fstype ${devtype} " \
397 "${devnum}:${distro_bootpart} " \
398 "bootfstype; then " \
399 "run scan_dev_for_boot; " \
400 "fi; " \
401 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000402 "boot_a_script=" \
403 "load ${devtype} ${devnum}:${distro_bootpart} " \
404 "${scriptaddr} ${prefix}${script}; " \
405 "env exists secureboot && load ${devtype} " \
406 "${devnum}:${distro_bootpart} " \
407 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
408 "&& esbc_validate ${scripthdraddr};" \
409 "source ${scriptaddr}\0" \
410 "qspi_bootcmd=echo Trying load from qspi..;" \
411 "sf probe && sf read $load_addr " \
412 "$kernel_start $kernel_size ; env exists secureboot &&" \
413 "sf read $kernelheader_addr_r $kernelheader_start " \
414 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
415 " bootm $load_addr#$board\0" \
416 "nor_bootcmd=echo Trying load from nor..;" \
417 "cp.b $kernel_addr $load_addr " \
418 "$kernel_size ; env exists secureboot && " \
419 "cp.b $kernelheader_addr $kernelheader_addr_r " \
420 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
421 "bootm $load_addr#$board\0"
422#else
York Sune12abcb2015-03-20 19:28:24 -0700423#define CONFIG_EXTRA_ENV_SETTINGS \
424 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700425 "ramdisk_addr=0x800000\0" \
426 "ramdisk_size=0x2000000\0" \
427 "fdt_high=0xa0000000\0" \
428 "initrd_high=0xffffffffffffffff\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800429 "fdt_addr=0x64f00000\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530430 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530431 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000432 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800433 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530434 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800435 "fdtheader_addr_r=0x80100000\0" \
436 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000437 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800438 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530439 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800440 "fdt_addr_r=0x90000000\0" \
441 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530442 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800443 "kernel_addr_sd=0x8000\0" \
444 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800445 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530446 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800447 "sd_bootcmd=echo Trying load from SD ..;" \
448 "mmcinfo; mmc read $load_addr " \
449 "$kernel_addr_sd $kernel_size_sd && " \
450 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530451 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800452 BOOTENV \
453 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530454 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800455 "scan_dev_for_boot_part=" \
456 "part list ${devtype} ${devnum} devplist; " \
457 "env exists devplist || setenv devplist 1; " \
458 "for distro_bootpart in ${devplist}; do " \
459 "if fstype ${devtype} " \
460 "${devnum}:${distro_bootpart} " \
461 "bootfstype; then " \
462 "run scan_dev_for_boot; " \
463 "fi; " \
464 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530465 "boot_a_script=" \
466 "load ${devtype} ${devnum}:${distro_bootpart} " \
467 "${scriptaddr} ${prefix}${script}; " \
468 "env exists secureboot && load ${devtype} " \
469 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000470 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
471 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530472 "&& esbc_validate ${scripthdraddr};" \
473 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800474 "qspi_bootcmd=echo Trying load from qspi..;" \
475 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530476 "$kernel_start $kernel_size ; env exists secureboot &&" \
477 "sf read $kernelheader_addr_r $kernelheader_start " \
478 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800479 " bootm $load_addr#$board\0" \
480 "nor_bootcmd=echo Trying load from nor..;" \
481 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530482 "$kernel_size ; env exists secureboot && " \
483 "cp.b $kernelheader_addr $kernelheader_addr_r " \
484 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
485 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000486#endif
487
488#ifdef CONFIG_TFABOOT
489#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530490 "sf probe 0:0; " \
491 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000492 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530493 "&& esbc_validate 0x806c0000; " \
494 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000495 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530496 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000497 "run distro_bootcmd;run qspi_bootcmd; " \
498 "env exists secureboot && esbc_halt;"
499
500/* Try to boot an on-SD kernel first, then do normal distro boot */
501#define SD_BOOTCOMMAND \
502 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000503 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000504 "&& esbc_validate $load_addr; " \
505 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000506 "&& mmc read 0x80d00000 0x6800 0x800 " \
507 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000508 "run distro_bootcmd;run sd_bootcmd; " \
509 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530510
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000511/* Try to boot an on-NOR kernel first, then do normal distro boot */
512#define IFC_NOR_BOOTCOMMAND \
513 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000514 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000515 "&& fsl_mc lazyapply dpl 0x580d00000;" \
516 "run distro_bootcmd;run nor_bootcmd; " \
517 "env exists secureboot && esbc_halt;"
518#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100519#undef CONFIG_BOOTCOMMAND
York Sune12abcb2015-03-20 19:28:24 -0700520#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530521/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800522#define CONFIG_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530523 "sf probe 0:0; " \
524 "sf read 0x806c0000 0x6c0000 0x40000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530525 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530526 "&& esbc_validate 0x806C0000; " \
527 "sf read 0x80d00000 0xd00000 0x100000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530528 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530529 "fsl_mc lazyapply dpl 0x80d00000; " \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530530 "run distro_bootcmd;run qspi_bootcmd; " \
531 "env exists secureboot && esbc_halt;"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800532#elif defined(CONFIG_SD_BOOT)
533/* Try to boot an on-SD kernel first, then do normal distro boot */
534#define CONFIG_BOOTCOMMAND \
535 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000536 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800537 "&& esbc_validate $load_addr; " \
538 "env exists mcinitcmd && run mcinitcmd " \
539 "&& mmc read 0x88000000 0x6800 0x800 " \
540 "&& fsl_mc lazyapply dpl 0x88000000; " \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530541 "run distro_bootcmd;run sd_bootcmd; " \
542 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530543#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100544/* Try to boot an on-NOR kernel first, then do normal distro boot */
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800545#define CONFIG_BOOTCOMMAND \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530546 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000547 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530548 "&& fsl_mc lazyapply dpl 0x580d00000;" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530549 "run distro_bootcmd;run nor_bootcmd; " \
550 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530551#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000552#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530553
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530554/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530555#define CORTINA_PHY_ADDR1 0x10
556#define CORTINA_PHY_ADDR2 0x11
557#define CORTINA_PHY_ADDR3 0x12
558#define CORTINA_PHY_ADDR4 0x13
559#define AQ_PHY_ADDR1 0x00
560#define AQ_PHY_ADDR2 0x01
561#define AQ_PHY_ADDR3 0x02
562#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800563#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwaha0a95f8f2016-04-19 08:53:42 +0530564#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530565
Saksham Jainc0c38d22016-03-23 16:24:35 +0530566#include <asm/fsl_secure_boot.h>
567
York Sune12abcb2015-03-20 19:28:24 -0700568#endif /* __LS2_RDB_H */