blob: 15d1cba8e74ab7895ef04edeada5d8582463398b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fanf664c142015-08-13 10:55:34 +08002/*
3 * (C) Copyright 2009
4 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
Peng Fanf664c142015-08-13 10:55:34 +08005 */
6
7#ifndef _SYS_PROTO_H_
8#define _SYS_PROTO_H_
9
Jagan Tekie5f970b2017-02-24 15:45:12 +053010#include <asm/io.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020011#include <asm/mach-imx/regs-common.h>
Peng Fan415f8952020-05-01 22:08:34 +080012#include <asm/mach-imx/module_fuse.h>
Simon Glass1e268642020-05-10 11:39:55 -060013#include <linux/bitops.h>
Peng Fanf664c142015-08-13 10:55:34 +080014#include "../arch-imx/cpu.h"
15
Simon Glass1e268642020-05-10 11:39:55 -060016struct bd_info;
17
Peng Fanf664c142015-08-13 10:55:34 +080018#define soc_rev() (get_cpu_rev() & 0xFF)
19#define is_soc_rev(rev) (soc_rev() == rev)
20
21/* returns MXC_CPU_ value */
Peng Fan6e3a3802020-02-05 17:44:28 +080022#define cpu_type(rev) (((rev) >> 12) & 0x1ff)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050023#define soc_type(rev) (((rev) >> 12) & 0xf0)
Peng Fanf664c142015-08-13 10:55:34 +080024/* both macros return/take MXC_CPU_ constants */
25#define get_cpu_type() (cpu_type(get_cpu_rev()))
Adrian Alonso1eec27c2015-09-02 13:54:12 -050026#define get_soc_type() (soc_type(get_cpu_rev()))
Peng Fanf664c142015-08-13 10:55:34 +080027#define is_cpu_type(cpu) (get_cpu_type() == cpu)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050028#define is_soc_type(soc) (get_soc_type() == soc)
Peng Fanf664c142015-08-13 10:55:34 +080029
Peng Fan1e4e7622016-05-23 18:35:52 +080030#define is_mx6() (is_soc_type(MXC_SOC_MX6))
31#define is_mx7() (is_soc_type(MXC_SOC_MX7))
Peng Fan39945c12018-11-20 10:19:25 +000032#define is_imx8m() (is_soc_type(MXC_SOC_IMX8M))
Peng Fan36b65172018-10-18 14:28:16 +020033#define is_imx8() (is_soc_type(MXC_SOC_IMX8))
Peng Fan1e4e7622016-05-23 18:35:52 +080034
Peng Fanf664c142015-08-13 10:55:34 +080035#define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
Peng Fan1e4e7622016-05-23 18:35:52 +080036#define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
37#define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053038#define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
Peng Fan1e4e7622016-05-23 18:35:52 +080039#define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
40#define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053041#define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
Peng Fan1e4e7622016-05-23 18:35:52 +080042#define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
Peng Fanad69a062020-02-05 20:17:17 +080043#define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL) || is_cpu_type(MXC_CPU_MX6ULZ))
Peng Fanc53d0c92019-08-08 09:55:52 +000044#define is_mx6ulz() (is_cpu_type(MXC_CPU_MX6ULZ))
Peng Fan4cfd7972016-12-11 19:24:20 +080045#define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
Peng Fanf664c142015-08-13 10:55:34 +080046
Peng Fan98c57822017-02-22 16:21:46 +080047#define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
48
Peng Fan67815082020-02-05 17:34:54 +080049#define is_imx8mq() (is_cpu_type(MXC_CPU_IMX8MQ) || is_cpu_type(MXC_CPU_IMX8MD) || is_cpu_type(MXC_CPU_IMX8MQL))
50#define is_imx8md() (is_cpu_type(MXC_CPU_IMX8MD))
51#define is_imx8mql() (is_cpu_type(MXC_CPU_IMX8MQL))
Peng Fan3e1d1ea2019-08-26 08:11:46 +000052#define is_imx8qm() (is_cpu_type(MXC_CPU_IMX8QM))
Peng Fan2d22a992019-08-27 06:25:04 +000053#define is_imx8mm() (is_cpu_type(MXC_CPU_IMX8MM) || is_cpu_type(MXC_CPU_IMX8MML) ||\
54 is_cpu_type(MXC_CPU_IMX8MMD) || is_cpu_type(MXC_CPU_IMX8MMDL) || \
55 is_cpu_type(MXC_CPU_IMX8MMS) || is_cpu_type(MXC_CPU_IMX8MMSL))
56#define is_imx8mml() (is_cpu_type(MXC_CPU_IMX8MML))
57#define is_imx8mmd() (is_cpu_type(MXC_CPU_IMX8MMD))
58#define is_imx8mmdl() (is_cpu_type(MXC_CPU_IMX8MMDL))
59#define is_imx8mms() (is_cpu_type(MXC_CPU_IMX8MMS))
60#define is_imx8mmsl() (is_cpu_type(MXC_CPU_IMX8MMSL))
Peng Fan1a07d912020-02-05 17:39:27 +080061#define is_imx8mn() (is_cpu_type(MXC_CPU_IMX8MN) || is_cpu_type(MXC_CPU_IMX8MND) || \
62 is_cpu_type(MXC_CPU_IMX8MNS) || is_cpu_type(MXC_CPU_IMX8MNL) || \
63 is_cpu_type(MXC_CPU_IMX8MNDL) || is_cpu_type(MXC_CPU_IMX8MNSL))
64#define is_imx8mnd() (is_cpu_type(MXC_CPU_IMX8MND))
65#define is_imx8mns() (is_cpu_type(MXC_CPU_IMX8MNS))
66#define is_imx8mnl() (is_cpu_type(MXC_CPU_IMX8MNL))
67#define is_imx8mndl() (is_cpu_type(MXC_CPU_IMX8MNDL))
68#define is_imx8mnsl() (is_cpu_type(MXC_CPU_IMX8MNSL))
Ye Lid2d754f2020-04-20 20:12:54 -070069#define is_imx8mp() (is_cpu_type(MXC_CPU_IMX8MP) || is_cpu_type(MXC_CPU_IMX8MPD) || \
70 is_cpu_type(MXC_CPU_IMX8MPL) || is_cpu_type(MXC_CPU_IMX8MP7) || \
71 is_cpu_type(MXC_CPU_IMX8MP6) || is_cpu_type(MXC_CPU_IMX8MP5))
72#define is_imx8mpd() (is_cpu_type(MXC_CPU_IMX8MPD))
73#define is_imx8mpl() (is_cpu_type(MXC_CPU_IMX8MPL))
74#define is_imx8mp7() (is_cpu_type(MXC_CPU_IMX8MP7))
75#define is_imx8mp6() (is_cpu_type(MXC_CPU_IMX8MP6))
76#define is_imx8mp5() (is_cpu_type(MXC_CPU_IMX8MP5))
Peng Fan5d2f2062019-06-27 17:23:49 +080077
Peng Fan36b65172018-10-18 14:28:16 +020078#define is_imx8qxp() (is_cpu_type(MXC_CPU_IMX8QXP))
79
Jagan Tekie5f970b2017-02-24 15:45:12 +053080#ifdef CONFIG_MX6
Marek Vasut28c0b632020-08-05 15:34:04 +020081#define IMX6_SRC_GPR10_BMODE BIT(28)
Marek Vasut6b17c852020-08-05 15:34:05 +020082#define IMX6_SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30)
Jagan Tekie5f970b2017-02-24 15:45:12 +053083
Jagan Teki32a71142017-02-24 15:45:14 +053084#define IMX6_BMODE_MASK GENMASK(7, 0)
85#define IMX6_BMODE_SHIFT 4
86#define IMX6_BMODE_EMI_MASK BIT(3)
87#define IMX6_BMODE_EMI_SHIFT 3
88#define IMX6_BMODE_SERIAL_ROM_MASK GENMASK(26, 24)
89#define IMX6_BMODE_SERIAL_ROM_SHIFT 24
90
91enum imx6_bmode_serial_rom {
92 IMX6_BMODE_ECSPI1,
93 IMX6_BMODE_ECSPI2,
94 IMX6_BMODE_ECSPI3,
95 IMX6_BMODE_ECSPI4,
96 IMX6_BMODE_ECSPI5,
97 IMX6_BMODE_I2C1,
98 IMX6_BMODE_I2C2,
99 IMX6_BMODE_I2C3,
100};
101
102enum imx6_bmode_emi {
Jagan Teki32a71142017-02-24 15:45:14 +0530103 IMX6_BMODE_NOR,
Lukasz Majewski3234ef32019-01-03 23:50:51 +0100104 IMX6_BMODE_ONENAND,
Jagan Teki32a71142017-02-24 15:45:14 +0530105};
106
107enum imx6_bmode {
108 IMX6_BMODE_EMI,
Stefan Agner53456f52017-08-15 17:49:42 -0700109#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
110 IMX6_BMODE_QSPI,
111 IMX6_BMODE_RESERVED,
112#else
113 IMX6_BMODE_RESERVED,
Jagan Teki32a71142017-02-24 15:45:14 +0530114 IMX6_BMODE_SATA,
Stefan Agner53456f52017-08-15 17:49:42 -0700115#endif
Jagan Teki32a71142017-02-24 15:45:14 +0530116 IMX6_BMODE_SERIAL_ROM,
117 IMX6_BMODE_SD,
118 IMX6_BMODE_ESD,
119 IMX6_BMODE_MMC,
120 IMX6_BMODE_EMMC,
Eran Matityahu5fa7ca62017-12-14 20:20:02 +0200121 IMX6_BMODE_NAND_MIN,
122 IMX6_BMODE_NAND_MAX = 0xf,
Jagan Teki32a71142017-02-24 15:45:14 +0530123};
124
Jagan Tekie5f970b2017-02-24 15:45:12 +0530125u32 imx6_src_get_boot_mode(void);
Breno Limaf22b1092017-08-24 10:00:16 -0300126void gpr_init(void);
127
Jagan Tekie5f970b2017-02-24 15:45:12 +0530128#endif /* CONFIG_MX6 */
129
Marek Vasut28c0b632020-08-05 15:34:04 +0200130#ifdef CONFIG_MX7
131#define IMX7_SRC_GPR10_BMODE BIT(28)
Marek Vasut6b17c852020-08-05 15:34:05 +0200132#define IMX7_SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30)
Marek Vasut28c0b632020-08-05 15:34:04 +0200133#endif
134
Igor Opaniukb65af982019-12-30 13:56:44 +0200135/* address translation table */
136struct rproc_att {
137 u32 da; /* device address (From Cortex M4 view) */
138 u32 sa; /* system bus address */
139 u32 size; /* size of reg range */
140};
141
Peng Fan36986792019-09-16 03:09:31 +0000142#ifdef CONFIG_IMX8M
143struct rom_api {
144 u16 ver;
145 u16 tag;
146 u32 reserved1;
147 u32 (*download_image)(u8 *dest, u32 offset, u32 size, u32 xor);
148 u32 (*query_boot_infor)(u32 info_type, u32 *info, u32 xor);
149};
150
151enum boot_dev_type_e {
152 BT_DEV_TYPE_SD = 1,
153 BT_DEV_TYPE_MMC = 2,
154 BT_DEV_TYPE_NAND = 3,
155 BT_DEV_TYPE_FLEXSPINOR = 4,
156
157 BT_DEV_TYPE_USB = 0xE,
158 BT_DEV_TYPE_MEM_DEV = 0xF,
159
160 BT_DEV_TYPE_INVALID = 0xFF
161};
162
163#define QUERY_ROM_VER 1
164#define QUERY_BT_DEV 2
165#define QUERY_PAGE_SZ 3
166#define QUERY_IVT_OFF 4
167#define QUERY_BT_STAGE 5
168#define QUERY_IMG_OFF 6
169
170#define ROM_API_OKAY 0xF0
171
172extern struct rom_api *g_rom_api;
173#endif
174
Peng Fanf664c142015-08-13 10:55:34 +0800175u32 get_nr_cpus(void);
176u32 get_cpu_rev(void);
177u32 get_cpu_speed_grade_hz(void);
178u32 get_cpu_temp_grade(int *minc, int *maxc);
179const char *get_imx_type(u32 imxtype);
180u32 imx_ddr_size(void);
181void sdelay(unsigned long);
182void set_chipselect_size(int const);
183
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500184void init_aips(void);
185void init_src(void);
Bryan O'Donoghue0290ea02018-04-05 19:46:06 +0100186void init_snvs(void);
Fabio Estevam5f79d462017-11-23 10:55:33 -0200187void imx_wdog_disable_powerdown(void);
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500188
Igor Opaniukcbee9452019-12-03 14:04:47 +0200189int arch_auxiliary_core_check_up(u32 core_id);
190
Diego Dorta29f702e2017-09-21 15:10:03 -0300191int board_mmc_get_env_dev(int devno);
192
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200193int nxp_board_rev(void);
194char nxp_board_rev_string(void);
195
Peng Fanf664c142015-08-13 10:55:34 +0800196/*
197 * Initializes on-chip ethernet controllers.
198 * to override, implement board_eth_init()
199 */
Simon Glass1e268642020-05-10 11:39:55 -0600200int fecmxc_initialize(struct bd_info *bis);
Peng Fanf664c142015-08-13 10:55:34 +0800201u32 get_ahb_clk(void);
202u32 get_periph_clk(void);
203
Peng Fan5f8dbf52015-10-29 15:54:49 +0800204void lcdif_power_down(void);
205
Peng Fanf664c142015-08-13 10:55:34 +0800206int mxs_reset_block(struct mxs_register_32 *reg);
207int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
208int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
Peng Fanaa3b9072018-01-10 13:20:23 +0800209
210unsigned long call_imx_sip(unsigned long id, unsigned long reg0,
Ye Lie5e91092019-10-26 16:24:03 +0200211 unsigned long reg1, unsigned long reg2,
212 unsigned long reg3);
Peng Fana5060092019-04-12 07:54:50 +0000213unsigned long call_imx_sip_ret2(unsigned long id, unsigned long reg0,
214 unsigned long *reg1, unsigned long reg2,
215 unsigned long reg3);
Ye Li89e2f952020-05-03 22:41:19 +0800216
217void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
Peng Fanf664c142015-08-13 10:55:34 +0800218#endif