blob: 4925dd7894510c39343bf82d207beb0db5215b23 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fanf664c142015-08-13 10:55:34 +08002/*
3 * (C) Copyright 2009
4 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
Peng Fanf664c142015-08-13 10:55:34 +08005 */
6
7#ifndef _SYS_PROTO_H_
8#define _SYS_PROTO_H_
9
Jagan Tekie5f970b2017-02-24 15:45:12 +053010#include <asm/io.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020011#include <asm/mach-imx/regs-common.h>
Peng Fanf664c142015-08-13 10:55:34 +080012#include <common.h>
13#include "../arch-imx/cpu.h"
14
15#define soc_rev() (get_cpu_rev() & 0xFF)
16#define is_soc_rev(rev) (soc_rev() == rev)
17
18/* returns MXC_CPU_ value */
19#define cpu_type(rev) (((rev) >> 12) & 0xff)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050020#define soc_type(rev) (((rev) >> 12) & 0xf0)
Peng Fanf664c142015-08-13 10:55:34 +080021/* both macros return/take MXC_CPU_ constants */
22#define get_cpu_type() (cpu_type(get_cpu_rev()))
Adrian Alonso1eec27c2015-09-02 13:54:12 -050023#define get_soc_type() (soc_type(get_cpu_rev()))
Peng Fanf664c142015-08-13 10:55:34 +080024#define is_cpu_type(cpu) (get_cpu_type() == cpu)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050025#define is_soc_type(soc) (get_soc_type() == soc)
Peng Fanf664c142015-08-13 10:55:34 +080026
Peng Fan1e4e7622016-05-23 18:35:52 +080027#define is_mx6() (is_soc_type(MXC_SOC_MX6))
28#define is_mx7() (is_soc_type(MXC_SOC_MX7))
Peng Fan39945c12018-11-20 10:19:25 +000029#define is_imx8m() (is_soc_type(MXC_SOC_IMX8M))
Peng Fan36b65172018-10-18 14:28:16 +020030#define is_imx8() (is_soc_type(MXC_SOC_IMX8))
Peng Fan1e4e7622016-05-23 18:35:52 +080031
Peng Fanf664c142015-08-13 10:55:34 +080032#define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
Peng Fan1e4e7622016-05-23 18:35:52 +080033#define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
34#define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053035#define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
Peng Fan1e4e7622016-05-23 18:35:52 +080036#define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
37#define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053038#define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
Peng Fan1e4e7622016-05-23 18:35:52 +080039#define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
Peng Fanfa6cb602016-08-11 14:02:40 +080040#define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL))
Peng Fan4cfd7972016-12-11 19:24:20 +080041#define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
Peng Fanf664c142015-08-13 10:55:34 +080042
Peng Fan98c57822017-02-22 16:21:46 +080043#define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
44
Peng Fan9bcb0c22018-11-20 10:19:22 +000045#define is_imx8mq() (is_cpu_type(MXC_CPU_IMX8MQ))
Peng Fan36b65172018-10-18 14:28:16 +020046#define is_imx8qxp() (is_cpu_type(MXC_CPU_IMX8QXP))
47
Jagan Tekie5f970b2017-02-24 15:45:12 +053048#ifdef CONFIG_MX6
49#define IMX6_SRC_GPR10_BMODE BIT(28)
50
Jagan Teki32a71142017-02-24 15:45:14 +053051#define IMX6_BMODE_MASK GENMASK(7, 0)
52#define IMX6_BMODE_SHIFT 4
53#define IMX6_BMODE_EMI_MASK BIT(3)
54#define IMX6_BMODE_EMI_SHIFT 3
55#define IMX6_BMODE_SERIAL_ROM_MASK GENMASK(26, 24)
56#define IMX6_BMODE_SERIAL_ROM_SHIFT 24
57
58enum imx6_bmode_serial_rom {
59 IMX6_BMODE_ECSPI1,
60 IMX6_BMODE_ECSPI2,
61 IMX6_BMODE_ECSPI3,
62 IMX6_BMODE_ECSPI4,
63 IMX6_BMODE_ECSPI5,
64 IMX6_BMODE_I2C1,
65 IMX6_BMODE_I2C2,
66 IMX6_BMODE_I2C3,
67};
68
69enum imx6_bmode_emi {
Jagan Teki32a71142017-02-24 15:45:14 +053070 IMX6_BMODE_NOR,
Lukasz Majewski3234ef32019-01-03 23:50:51 +010071 IMX6_BMODE_ONENAND,
Jagan Teki32a71142017-02-24 15:45:14 +053072};
73
74enum imx6_bmode {
75 IMX6_BMODE_EMI,
Stefan Agner53456f52017-08-15 17:49:42 -070076#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
77 IMX6_BMODE_QSPI,
78 IMX6_BMODE_RESERVED,
79#else
80 IMX6_BMODE_RESERVED,
Jagan Teki32a71142017-02-24 15:45:14 +053081 IMX6_BMODE_SATA,
Stefan Agner53456f52017-08-15 17:49:42 -070082#endif
Jagan Teki32a71142017-02-24 15:45:14 +053083 IMX6_BMODE_SERIAL_ROM,
84 IMX6_BMODE_SD,
85 IMX6_BMODE_ESD,
86 IMX6_BMODE_MMC,
87 IMX6_BMODE_EMMC,
Eran Matityahu5fa7ca62017-12-14 20:20:02 +020088 IMX6_BMODE_NAND_MIN,
89 IMX6_BMODE_NAND_MAX = 0xf,
Jagan Teki32a71142017-02-24 15:45:14 +053090};
91
Jagan Tekie5f970b2017-02-24 15:45:12 +053092static inline u8 imx6_is_bmode_from_gpr9(void)
93{
Jagan Tekic981a942017-02-24 15:45:15 +053094 return readl(&src_base->gpr10) & IMX6_SRC_GPR10_BMODE;
Jagan Tekie5f970b2017-02-24 15:45:12 +053095}
96
97u32 imx6_src_get_boot_mode(void);
Breno Limaf22b1092017-08-24 10:00:16 -030098void gpr_init(void);
99
Jagan Tekie5f970b2017-02-24 15:45:12 +0530100#endif /* CONFIG_MX6 */
101
Peng Fanf664c142015-08-13 10:55:34 +0800102u32 get_nr_cpus(void);
103u32 get_cpu_rev(void);
104u32 get_cpu_speed_grade_hz(void);
105u32 get_cpu_temp_grade(int *minc, int *maxc);
106const char *get_imx_type(u32 imxtype);
107u32 imx_ddr_size(void);
108void sdelay(unsigned long);
109void set_chipselect_size(int const);
110
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500111void init_aips(void);
112void init_src(void);
Bryan O'Donoghue0290ea02018-04-05 19:46:06 +0100113void init_snvs(void);
Fabio Estevam5f79d462017-11-23 10:55:33 -0200114void imx_wdog_disable_powerdown(void);
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500115
Diego Dorta29f702e2017-09-21 15:10:03 -0300116int board_mmc_get_env_dev(int devno);
117
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200118int nxp_board_rev(void);
119char nxp_board_rev_string(void);
120
Peng Fanf664c142015-08-13 10:55:34 +0800121/*
122 * Initializes on-chip ethernet controllers.
123 * to override, implement board_eth_init()
124 */
125int fecmxc_initialize(bd_t *bis);
126u32 get_ahb_clk(void);
127u32 get_periph_clk(void);
128
Peng Fan5f8dbf52015-10-29 15:54:49 +0800129void lcdif_power_down(void);
130
Peng Fanf664c142015-08-13 10:55:34 +0800131int mxs_reset_block(struct mxs_register_32 *reg);
132int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
133int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
Peng Fanaa3b9072018-01-10 13:20:23 +0800134
135unsigned long call_imx_sip(unsigned long id, unsigned long reg0,
136 unsigned long reg1, unsigned long reg2);
Peng Fana5060092019-04-12 07:54:50 +0000137unsigned long call_imx_sip_ret2(unsigned long id, unsigned long reg0,
138 unsigned long *reg1, unsigned long reg2,
139 unsigned long reg3);
Peng Fanf664c142015-08-13 10:55:34 +0800140#endif