blob: c53e5400a1d3c0afc26442ee3d45ac84093d6fd0 [file] [log] [blame]
Peng Fanf664c142015-08-13 10:55:34 +08001/*
2 * (C) Copyright 2009
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _SYS_PROTO_H_
9#define _SYS_PROTO_H_
10
Jagan Tekie5f970b2017-02-24 15:45:12 +053011#include <asm/io.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020012#include <asm/mach-imx/regs-common.h>
Peng Fanf664c142015-08-13 10:55:34 +080013#include <common.h>
14#include "../arch-imx/cpu.h"
15
16#define soc_rev() (get_cpu_rev() & 0xFF)
17#define is_soc_rev(rev) (soc_rev() == rev)
18
19/* returns MXC_CPU_ value */
20#define cpu_type(rev) (((rev) >> 12) & 0xff)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050021#define soc_type(rev) (((rev) >> 12) & 0xf0)
Peng Fanf664c142015-08-13 10:55:34 +080022/* both macros return/take MXC_CPU_ constants */
23#define get_cpu_type() (cpu_type(get_cpu_rev()))
Adrian Alonso1eec27c2015-09-02 13:54:12 -050024#define get_soc_type() (soc_type(get_cpu_rev()))
Peng Fanf664c142015-08-13 10:55:34 +080025#define is_cpu_type(cpu) (get_cpu_type() == cpu)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050026#define is_soc_type(soc) (get_soc_type() == soc)
Peng Fanf664c142015-08-13 10:55:34 +080027
Peng Fan1e4e7622016-05-23 18:35:52 +080028#define is_mx6() (is_soc_type(MXC_SOC_MX6))
29#define is_mx7() (is_soc_type(MXC_SOC_MX7))
30
Peng Fanf664c142015-08-13 10:55:34 +080031#define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
Peng Fan1e4e7622016-05-23 18:35:52 +080032#define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
33#define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053034#define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
Peng Fan1e4e7622016-05-23 18:35:52 +080035#define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
36#define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053037#define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
Peng Fan1e4e7622016-05-23 18:35:52 +080038#define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
Peng Fanfa6cb602016-08-11 14:02:40 +080039#define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL))
Peng Fan4cfd7972016-12-11 19:24:20 +080040#define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
Peng Fanf664c142015-08-13 10:55:34 +080041
Peng Fan98c57822017-02-22 16:21:46 +080042#define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
43
Jagan Tekie5f970b2017-02-24 15:45:12 +053044#ifdef CONFIG_MX6
45#define IMX6_SRC_GPR10_BMODE BIT(28)
46
Jagan Teki32a71142017-02-24 15:45:14 +053047#define IMX6_BMODE_MASK GENMASK(7, 0)
48#define IMX6_BMODE_SHIFT 4
49#define IMX6_BMODE_EMI_MASK BIT(3)
50#define IMX6_BMODE_EMI_SHIFT 3
51#define IMX6_BMODE_SERIAL_ROM_MASK GENMASK(26, 24)
52#define IMX6_BMODE_SERIAL_ROM_SHIFT 24
53
54enum imx6_bmode_serial_rom {
55 IMX6_BMODE_ECSPI1,
56 IMX6_BMODE_ECSPI2,
57 IMX6_BMODE_ECSPI3,
58 IMX6_BMODE_ECSPI4,
59 IMX6_BMODE_ECSPI5,
60 IMX6_BMODE_I2C1,
61 IMX6_BMODE_I2C2,
62 IMX6_BMODE_I2C3,
63};
64
65enum imx6_bmode_emi {
66 IMX6_BMODE_ONENAND,
67 IMX6_BMODE_NOR,
68};
69
70enum imx6_bmode {
71 IMX6_BMODE_EMI,
Stefan Agner53456f52017-08-15 17:49:42 -070072#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
73 IMX6_BMODE_QSPI,
74 IMX6_BMODE_RESERVED,
75#else
76 IMX6_BMODE_RESERVED,
Jagan Teki32a71142017-02-24 15:45:14 +053077 IMX6_BMODE_SATA,
Stefan Agner53456f52017-08-15 17:49:42 -070078#endif
Jagan Teki32a71142017-02-24 15:45:14 +053079 IMX6_BMODE_SERIAL_ROM,
80 IMX6_BMODE_SD,
81 IMX6_BMODE_ESD,
82 IMX6_BMODE_MMC,
83 IMX6_BMODE_EMMC,
Eran Matityahu5fa7ca62017-12-14 20:20:02 +020084 IMX6_BMODE_NAND_MIN,
85 IMX6_BMODE_NAND_MAX = 0xf,
Jagan Teki32a71142017-02-24 15:45:14 +053086};
87
Jagan Tekie5f970b2017-02-24 15:45:12 +053088static inline u8 imx6_is_bmode_from_gpr9(void)
89{
Jagan Tekic981a942017-02-24 15:45:15 +053090 return readl(&src_base->gpr10) & IMX6_SRC_GPR10_BMODE;
Jagan Tekie5f970b2017-02-24 15:45:12 +053091}
92
93u32 imx6_src_get_boot_mode(void);
Breno Limaf22b1092017-08-24 10:00:16 -030094void gpr_init(void);
95
Jagan Tekie5f970b2017-02-24 15:45:12 +053096#endif /* CONFIG_MX6 */
97
Peng Fanf664c142015-08-13 10:55:34 +080098u32 get_nr_cpus(void);
99u32 get_cpu_rev(void);
100u32 get_cpu_speed_grade_hz(void);
101u32 get_cpu_temp_grade(int *minc, int *maxc);
102const char *get_imx_type(u32 imxtype);
103u32 imx_ddr_size(void);
104void sdelay(unsigned long);
105void set_chipselect_size(int const);
106
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500107void init_aips(void);
108void init_src(void);
Fabio Estevam5f79d462017-11-23 10:55:33 -0200109void imx_wdog_disable_powerdown(void);
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500110
Diego Dorta29f702e2017-09-21 15:10:03 -0300111int board_mmc_get_env_dev(int devno);
112
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200113int nxp_board_rev(void);
114char nxp_board_rev_string(void);
115
Peng Fanf664c142015-08-13 10:55:34 +0800116/*
117 * Initializes on-chip ethernet controllers.
118 * to override, implement board_eth_init()
119 */
120int fecmxc_initialize(bd_t *bis);
121u32 get_ahb_clk(void);
122u32 get_periph_clk(void);
123
Peng Fan5f8dbf52015-10-29 15:54:49 +0800124void lcdif_power_down(void);
125
Peng Fanf664c142015-08-13 10:55:34 +0800126int mxs_reset_block(struct mxs_register_32 *reg);
127int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
128int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
Peng Fanaa3b9072018-01-10 13:20:23 +0800129
130unsigned long call_imx_sip(unsigned long id, unsigned long reg0,
131 unsigned long reg1, unsigned long reg2);
Peng Fanf664c142015-08-13 10:55:34 +0800132#endif