blob: fff48008087a0abc007d27dc0b3800d71afe0f7f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fanf664c142015-08-13 10:55:34 +08002/*
3 * (C) Copyright 2009
4 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
Peng Fanf664c142015-08-13 10:55:34 +08005 */
6
7#ifndef _SYS_PROTO_H_
8#define _SYS_PROTO_H_
9
Jagan Tekie5f970b2017-02-24 15:45:12 +053010#include <asm/io.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020011#include <asm/mach-imx/regs-common.h>
Peng Fanf664c142015-08-13 10:55:34 +080012#include <common.h>
13#include "../arch-imx/cpu.h"
14
15#define soc_rev() (get_cpu_rev() & 0xFF)
16#define is_soc_rev(rev) (soc_rev() == rev)
17
18/* returns MXC_CPU_ value */
19#define cpu_type(rev) (((rev) >> 12) & 0xff)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050020#define soc_type(rev) (((rev) >> 12) & 0xf0)
Peng Fanf664c142015-08-13 10:55:34 +080021/* both macros return/take MXC_CPU_ constants */
22#define get_cpu_type() (cpu_type(get_cpu_rev()))
Adrian Alonso1eec27c2015-09-02 13:54:12 -050023#define get_soc_type() (soc_type(get_cpu_rev()))
Peng Fanf664c142015-08-13 10:55:34 +080024#define is_cpu_type(cpu) (get_cpu_type() == cpu)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050025#define is_soc_type(soc) (get_soc_type() == soc)
Peng Fanf664c142015-08-13 10:55:34 +080026
Peng Fan1e4e7622016-05-23 18:35:52 +080027#define is_mx6() (is_soc_type(MXC_SOC_MX6))
28#define is_mx7() (is_soc_type(MXC_SOC_MX7))
Peng Fan39945c12018-11-20 10:19:25 +000029#define is_imx8m() (is_soc_type(MXC_SOC_IMX8M))
Peng Fan36b65172018-10-18 14:28:16 +020030#define is_imx8() (is_soc_type(MXC_SOC_IMX8))
Peng Fan1e4e7622016-05-23 18:35:52 +080031
Peng Fanf664c142015-08-13 10:55:34 +080032#define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
Peng Fan1e4e7622016-05-23 18:35:52 +080033#define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
34#define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053035#define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
Peng Fan1e4e7622016-05-23 18:35:52 +080036#define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
37#define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053038#define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
Peng Fan1e4e7622016-05-23 18:35:52 +080039#define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
Peng Fanfa6cb602016-08-11 14:02:40 +080040#define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL))
Peng Fanc53d0c92019-08-08 09:55:52 +000041#define is_mx6ulz() (is_cpu_type(MXC_CPU_MX6ULZ))
Peng Fan4cfd7972016-12-11 19:24:20 +080042#define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
Peng Fanf664c142015-08-13 10:55:34 +080043
Peng Fan98c57822017-02-22 16:21:46 +080044#define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
45
Peng Fan9bcb0c22018-11-20 10:19:22 +000046#define is_imx8mq() (is_cpu_type(MXC_CPU_IMX8MQ))
Peng Fan3e1d1ea2019-08-26 08:11:46 +000047#define is_imx8qm() (is_cpu_type(MXC_CPU_IMX8QM))
Peng Fan2d22a992019-08-27 06:25:04 +000048#define is_imx8mm() (is_cpu_type(MXC_CPU_IMX8MM) || is_cpu_type(MXC_CPU_IMX8MML) ||\
49 is_cpu_type(MXC_CPU_IMX8MMD) || is_cpu_type(MXC_CPU_IMX8MMDL) || \
50 is_cpu_type(MXC_CPU_IMX8MMS) || is_cpu_type(MXC_CPU_IMX8MMSL))
51#define is_imx8mml() (is_cpu_type(MXC_CPU_IMX8MML))
52#define is_imx8mmd() (is_cpu_type(MXC_CPU_IMX8MMD))
53#define is_imx8mmdl() (is_cpu_type(MXC_CPU_IMX8MMDL))
54#define is_imx8mms() (is_cpu_type(MXC_CPU_IMX8MMS))
55#define is_imx8mmsl() (is_cpu_type(MXC_CPU_IMX8MMSL))
Peng Fan5d2f2062019-06-27 17:23:49 +080056#define is_imx8mn() (is_cpu_type(MXC_CPU_IMX8MN))
57
Peng Fan36b65172018-10-18 14:28:16 +020058#define is_imx8qxp() (is_cpu_type(MXC_CPU_IMX8QXP))
59
Jagan Tekie5f970b2017-02-24 15:45:12 +053060#ifdef CONFIG_MX6
61#define IMX6_SRC_GPR10_BMODE BIT(28)
62
Jagan Teki32a71142017-02-24 15:45:14 +053063#define IMX6_BMODE_MASK GENMASK(7, 0)
64#define IMX6_BMODE_SHIFT 4
65#define IMX6_BMODE_EMI_MASK BIT(3)
66#define IMX6_BMODE_EMI_SHIFT 3
67#define IMX6_BMODE_SERIAL_ROM_MASK GENMASK(26, 24)
68#define IMX6_BMODE_SERIAL_ROM_SHIFT 24
69
70enum imx6_bmode_serial_rom {
71 IMX6_BMODE_ECSPI1,
72 IMX6_BMODE_ECSPI2,
73 IMX6_BMODE_ECSPI3,
74 IMX6_BMODE_ECSPI4,
75 IMX6_BMODE_ECSPI5,
76 IMX6_BMODE_I2C1,
77 IMX6_BMODE_I2C2,
78 IMX6_BMODE_I2C3,
79};
80
81enum imx6_bmode_emi {
Jagan Teki32a71142017-02-24 15:45:14 +053082 IMX6_BMODE_NOR,
Lukasz Majewski3234ef32019-01-03 23:50:51 +010083 IMX6_BMODE_ONENAND,
Jagan Teki32a71142017-02-24 15:45:14 +053084};
85
86enum imx6_bmode {
87 IMX6_BMODE_EMI,
Stefan Agner53456f52017-08-15 17:49:42 -070088#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
89 IMX6_BMODE_QSPI,
90 IMX6_BMODE_RESERVED,
91#else
92 IMX6_BMODE_RESERVED,
Jagan Teki32a71142017-02-24 15:45:14 +053093 IMX6_BMODE_SATA,
Stefan Agner53456f52017-08-15 17:49:42 -070094#endif
Jagan Teki32a71142017-02-24 15:45:14 +053095 IMX6_BMODE_SERIAL_ROM,
96 IMX6_BMODE_SD,
97 IMX6_BMODE_ESD,
98 IMX6_BMODE_MMC,
99 IMX6_BMODE_EMMC,
Eran Matityahu5fa7ca62017-12-14 20:20:02 +0200100 IMX6_BMODE_NAND_MIN,
101 IMX6_BMODE_NAND_MAX = 0xf,
Jagan Teki32a71142017-02-24 15:45:14 +0530102};
103
Jagan Tekie5f970b2017-02-24 15:45:12 +0530104u32 imx6_src_get_boot_mode(void);
Breno Limaf22b1092017-08-24 10:00:16 -0300105void gpr_init(void);
106
Jagan Tekie5f970b2017-02-24 15:45:12 +0530107#endif /* CONFIG_MX6 */
108
Igor Opaniukb65af982019-12-30 13:56:44 +0200109/* address translation table */
110struct rproc_att {
111 u32 da; /* device address (From Cortex M4 view) */
112 u32 sa; /* system bus address */
113 u32 size; /* size of reg range */
114};
115
Peng Fan36986792019-09-16 03:09:31 +0000116#ifdef CONFIG_IMX8M
117struct rom_api {
118 u16 ver;
119 u16 tag;
120 u32 reserved1;
121 u32 (*download_image)(u8 *dest, u32 offset, u32 size, u32 xor);
122 u32 (*query_boot_infor)(u32 info_type, u32 *info, u32 xor);
123};
124
125enum boot_dev_type_e {
126 BT_DEV_TYPE_SD = 1,
127 BT_DEV_TYPE_MMC = 2,
128 BT_DEV_TYPE_NAND = 3,
129 BT_DEV_TYPE_FLEXSPINOR = 4,
130
131 BT_DEV_TYPE_USB = 0xE,
132 BT_DEV_TYPE_MEM_DEV = 0xF,
133
134 BT_DEV_TYPE_INVALID = 0xFF
135};
136
137#define QUERY_ROM_VER 1
138#define QUERY_BT_DEV 2
139#define QUERY_PAGE_SZ 3
140#define QUERY_IVT_OFF 4
141#define QUERY_BT_STAGE 5
142#define QUERY_IMG_OFF 6
143
144#define ROM_API_OKAY 0xF0
145
146extern struct rom_api *g_rom_api;
147#endif
148
Peng Fanf664c142015-08-13 10:55:34 +0800149u32 get_nr_cpus(void);
150u32 get_cpu_rev(void);
151u32 get_cpu_speed_grade_hz(void);
152u32 get_cpu_temp_grade(int *minc, int *maxc);
153const char *get_imx_type(u32 imxtype);
154u32 imx_ddr_size(void);
155void sdelay(unsigned long);
156void set_chipselect_size(int const);
157
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500158void init_aips(void);
159void init_src(void);
Bryan O'Donoghue0290ea02018-04-05 19:46:06 +0100160void init_snvs(void);
Fabio Estevam5f79d462017-11-23 10:55:33 -0200161void imx_wdog_disable_powerdown(void);
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500162
Igor Opaniukcbee9452019-12-03 14:04:47 +0200163int arch_auxiliary_core_check_up(u32 core_id);
164
Diego Dorta29f702e2017-09-21 15:10:03 -0300165int board_mmc_get_env_dev(int devno);
166
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200167int nxp_board_rev(void);
168char nxp_board_rev_string(void);
169
Peng Fanf664c142015-08-13 10:55:34 +0800170/*
171 * Initializes on-chip ethernet controllers.
172 * to override, implement board_eth_init()
173 */
174int fecmxc_initialize(bd_t *bis);
175u32 get_ahb_clk(void);
176u32 get_periph_clk(void);
177
Peng Fan5f8dbf52015-10-29 15:54:49 +0800178void lcdif_power_down(void);
179
Peng Fanf664c142015-08-13 10:55:34 +0800180int mxs_reset_block(struct mxs_register_32 *reg);
181int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
182int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
Peng Fanaa3b9072018-01-10 13:20:23 +0800183
184unsigned long call_imx_sip(unsigned long id, unsigned long reg0,
Ye Lie5e91092019-10-26 16:24:03 +0200185 unsigned long reg1, unsigned long reg2,
186 unsigned long reg3);
Peng Fana5060092019-04-12 07:54:50 +0000187unsigned long call_imx_sip_ret2(unsigned long id, unsigned long reg0,
188 unsigned long *reg1, unsigned long reg2,
189 unsigned long reg3);
Peng Fanf664c142015-08-13 10:55:34 +0800190#endif