blob: b91b21377450df6caa882a7c2ab4b235e4314a3e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fanf664c142015-08-13 10:55:34 +08002/*
3 * (C) Copyright 2009
4 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
Peng Fanf664c142015-08-13 10:55:34 +08005 */
6
7#ifndef _SYS_PROTO_H_
8#define _SYS_PROTO_H_
9
Jagan Tekie5f970b2017-02-24 15:45:12 +053010#include <asm/io.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020011#include <asm/mach-imx/regs-common.h>
Peng Fan415f8952020-05-01 22:08:34 +080012#include <asm/mach-imx/module_fuse.h>
Peng Fanf664c142015-08-13 10:55:34 +080013#include <common.h>
14#include "../arch-imx/cpu.h"
15
16#define soc_rev() (get_cpu_rev() & 0xFF)
17#define is_soc_rev(rev) (soc_rev() == rev)
18
19/* returns MXC_CPU_ value */
Peng Fan6e3a3802020-02-05 17:44:28 +080020#define cpu_type(rev) (((rev) >> 12) & 0x1ff)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050021#define soc_type(rev) (((rev) >> 12) & 0xf0)
Peng Fanf664c142015-08-13 10:55:34 +080022/* both macros return/take MXC_CPU_ constants */
23#define get_cpu_type() (cpu_type(get_cpu_rev()))
Adrian Alonso1eec27c2015-09-02 13:54:12 -050024#define get_soc_type() (soc_type(get_cpu_rev()))
Peng Fanf664c142015-08-13 10:55:34 +080025#define is_cpu_type(cpu) (get_cpu_type() == cpu)
Adrian Alonso1eec27c2015-09-02 13:54:12 -050026#define is_soc_type(soc) (get_soc_type() == soc)
Peng Fanf664c142015-08-13 10:55:34 +080027
Peng Fan1e4e7622016-05-23 18:35:52 +080028#define is_mx6() (is_soc_type(MXC_SOC_MX6))
29#define is_mx7() (is_soc_type(MXC_SOC_MX7))
Peng Fan39945c12018-11-20 10:19:25 +000030#define is_imx8m() (is_soc_type(MXC_SOC_IMX8M))
Peng Fan36b65172018-10-18 14:28:16 +020031#define is_imx8() (is_soc_type(MXC_SOC_IMX8))
Peng Fan1e4e7622016-05-23 18:35:52 +080032
Peng Fanf664c142015-08-13 10:55:34 +080033#define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
Peng Fan1e4e7622016-05-23 18:35:52 +080034#define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
35#define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053036#define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
Peng Fan1e4e7622016-05-23 18:35:52 +080037#define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
38#define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
Jagan Teki0d6d48b2016-10-08 18:00:11 +053039#define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
Peng Fan1e4e7622016-05-23 18:35:52 +080040#define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
Peng Fanad69a062020-02-05 20:17:17 +080041#define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL) || is_cpu_type(MXC_CPU_MX6ULZ))
Peng Fanc53d0c92019-08-08 09:55:52 +000042#define is_mx6ulz() (is_cpu_type(MXC_CPU_MX6ULZ))
Peng Fan4cfd7972016-12-11 19:24:20 +080043#define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
Peng Fanf664c142015-08-13 10:55:34 +080044
Peng Fan98c57822017-02-22 16:21:46 +080045#define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
46
Peng Fan67815082020-02-05 17:34:54 +080047#define is_imx8mq() (is_cpu_type(MXC_CPU_IMX8MQ) || is_cpu_type(MXC_CPU_IMX8MD) || is_cpu_type(MXC_CPU_IMX8MQL))
48#define is_imx8md() (is_cpu_type(MXC_CPU_IMX8MD))
49#define is_imx8mql() (is_cpu_type(MXC_CPU_IMX8MQL))
Peng Fan3e1d1ea2019-08-26 08:11:46 +000050#define is_imx8qm() (is_cpu_type(MXC_CPU_IMX8QM))
Peng Fan2d22a992019-08-27 06:25:04 +000051#define is_imx8mm() (is_cpu_type(MXC_CPU_IMX8MM) || is_cpu_type(MXC_CPU_IMX8MML) ||\
52 is_cpu_type(MXC_CPU_IMX8MMD) || is_cpu_type(MXC_CPU_IMX8MMDL) || \
53 is_cpu_type(MXC_CPU_IMX8MMS) || is_cpu_type(MXC_CPU_IMX8MMSL))
54#define is_imx8mml() (is_cpu_type(MXC_CPU_IMX8MML))
55#define is_imx8mmd() (is_cpu_type(MXC_CPU_IMX8MMD))
56#define is_imx8mmdl() (is_cpu_type(MXC_CPU_IMX8MMDL))
57#define is_imx8mms() (is_cpu_type(MXC_CPU_IMX8MMS))
58#define is_imx8mmsl() (is_cpu_type(MXC_CPU_IMX8MMSL))
Peng Fan1a07d912020-02-05 17:39:27 +080059#define is_imx8mn() (is_cpu_type(MXC_CPU_IMX8MN) || is_cpu_type(MXC_CPU_IMX8MND) || \
60 is_cpu_type(MXC_CPU_IMX8MNS) || is_cpu_type(MXC_CPU_IMX8MNL) || \
61 is_cpu_type(MXC_CPU_IMX8MNDL) || is_cpu_type(MXC_CPU_IMX8MNSL))
62#define is_imx8mnd() (is_cpu_type(MXC_CPU_IMX8MND))
63#define is_imx8mns() (is_cpu_type(MXC_CPU_IMX8MNS))
64#define is_imx8mnl() (is_cpu_type(MXC_CPU_IMX8MNL))
65#define is_imx8mndl() (is_cpu_type(MXC_CPU_IMX8MNDL))
66#define is_imx8mnsl() (is_cpu_type(MXC_CPU_IMX8MNSL))
Peng Fan69cec072019-12-27 10:14:02 +080067#define is_imx8mp() (is_cpu_type(MXC_CPU_IMX8MP))
Peng Fan5d2f2062019-06-27 17:23:49 +080068
Peng Fan36b65172018-10-18 14:28:16 +020069#define is_imx8qxp() (is_cpu_type(MXC_CPU_IMX8QXP))
70
Jagan Tekie5f970b2017-02-24 15:45:12 +053071#ifdef CONFIG_MX6
72#define IMX6_SRC_GPR10_BMODE BIT(28)
73
Jagan Teki32a71142017-02-24 15:45:14 +053074#define IMX6_BMODE_MASK GENMASK(7, 0)
75#define IMX6_BMODE_SHIFT 4
76#define IMX6_BMODE_EMI_MASK BIT(3)
77#define IMX6_BMODE_EMI_SHIFT 3
78#define IMX6_BMODE_SERIAL_ROM_MASK GENMASK(26, 24)
79#define IMX6_BMODE_SERIAL_ROM_SHIFT 24
80
81enum imx6_bmode_serial_rom {
82 IMX6_BMODE_ECSPI1,
83 IMX6_BMODE_ECSPI2,
84 IMX6_BMODE_ECSPI3,
85 IMX6_BMODE_ECSPI4,
86 IMX6_BMODE_ECSPI5,
87 IMX6_BMODE_I2C1,
88 IMX6_BMODE_I2C2,
89 IMX6_BMODE_I2C3,
90};
91
92enum imx6_bmode_emi {
Jagan Teki32a71142017-02-24 15:45:14 +053093 IMX6_BMODE_NOR,
Lukasz Majewski3234ef32019-01-03 23:50:51 +010094 IMX6_BMODE_ONENAND,
Jagan Teki32a71142017-02-24 15:45:14 +053095};
96
97enum imx6_bmode {
98 IMX6_BMODE_EMI,
Stefan Agner53456f52017-08-15 17:49:42 -070099#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
100 IMX6_BMODE_QSPI,
101 IMX6_BMODE_RESERVED,
102#else
103 IMX6_BMODE_RESERVED,
Jagan Teki32a71142017-02-24 15:45:14 +0530104 IMX6_BMODE_SATA,
Stefan Agner53456f52017-08-15 17:49:42 -0700105#endif
Jagan Teki32a71142017-02-24 15:45:14 +0530106 IMX6_BMODE_SERIAL_ROM,
107 IMX6_BMODE_SD,
108 IMX6_BMODE_ESD,
109 IMX6_BMODE_MMC,
110 IMX6_BMODE_EMMC,
Eran Matityahu5fa7ca62017-12-14 20:20:02 +0200111 IMX6_BMODE_NAND_MIN,
112 IMX6_BMODE_NAND_MAX = 0xf,
Jagan Teki32a71142017-02-24 15:45:14 +0530113};
114
Jagan Tekie5f970b2017-02-24 15:45:12 +0530115u32 imx6_src_get_boot_mode(void);
Breno Limaf22b1092017-08-24 10:00:16 -0300116void gpr_init(void);
117
Jagan Tekie5f970b2017-02-24 15:45:12 +0530118#endif /* CONFIG_MX6 */
119
Igor Opaniukb65af982019-12-30 13:56:44 +0200120/* address translation table */
121struct rproc_att {
122 u32 da; /* device address (From Cortex M4 view) */
123 u32 sa; /* system bus address */
124 u32 size; /* size of reg range */
125};
126
Peng Fan36986792019-09-16 03:09:31 +0000127#ifdef CONFIG_IMX8M
128struct rom_api {
129 u16 ver;
130 u16 tag;
131 u32 reserved1;
132 u32 (*download_image)(u8 *dest, u32 offset, u32 size, u32 xor);
133 u32 (*query_boot_infor)(u32 info_type, u32 *info, u32 xor);
134};
135
136enum boot_dev_type_e {
137 BT_DEV_TYPE_SD = 1,
138 BT_DEV_TYPE_MMC = 2,
139 BT_DEV_TYPE_NAND = 3,
140 BT_DEV_TYPE_FLEXSPINOR = 4,
141
142 BT_DEV_TYPE_USB = 0xE,
143 BT_DEV_TYPE_MEM_DEV = 0xF,
144
145 BT_DEV_TYPE_INVALID = 0xFF
146};
147
148#define QUERY_ROM_VER 1
149#define QUERY_BT_DEV 2
150#define QUERY_PAGE_SZ 3
151#define QUERY_IVT_OFF 4
152#define QUERY_BT_STAGE 5
153#define QUERY_IMG_OFF 6
154
155#define ROM_API_OKAY 0xF0
156
157extern struct rom_api *g_rom_api;
158#endif
159
Peng Fanf664c142015-08-13 10:55:34 +0800160u32 get_nr_cpus(void);
161u32 get_cpu_rev(void);
162u32 get_cpu_speed_grade_hz(void);
163u32 get_cpu_temp_grade(int *minc, int *maxc);
164const char *get_imx_type(u32 imxtype);
165u32 imx_ddr_size(void);
166void sdelay(unsigned long);
167void set_chipselect_size(int const);
168
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500169void init_aips(void);
170void init_src(void);
Bryan O'Donoghue0290ea02018-04-05 19:46:06 +0100171void init_snvs(void);
Fabio Estevam5f79d462017-11-23 10:55:33 -0200172void imx_wdog_disable_powerdown(void);
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500173
Igor Opaniukcbee9452019-12-03 14:04:47 +0200174int arch_auxiliary_core_check_up(u32 core_id);
175
Diego Dorta29f702e2017-09-21 15:10:03 -0300176int board_mmc_get_env_dev(int devno);
177
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200178int nxp_board_rev(void);
179char nxp_board_rev_string(void);
180
Peng Fanf664c142015-08-13 10:55:34 +0800181/*
182 * Initializes on-chip ethernet controllers.
183 * to override, implement board_eth_init()
184 */
185int fecmxc_initialize(bd_t *bis);
186u32 get_ahb_clk(void);
187u32 get_periph_clk(void);
188
Peng Fan5f8dbf52015-10-29 15:54:49 +0800189void lcdif_power_down(void);
190
Peng Fanf664c142015-08-13 10:55:34 +0800191int mxs_reset_block(struct mxs_register_32 *reg);
192int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
193int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
Peng Fanaa3b9072018-01-10 13:20:23 +0800194
195unsigned long call_imx_sip(unsigned long id, unsigned long reg0,
Ye Lie5e91092019-10-26 16:24:03 +0200196 unsigned long reg1, unsigned long reg2,
197 unsigned long reg3);
Peng Fana5060092019-04-12 07:54:50 +0000198unsigned long call_imx_sip_ret2(unsigned long id, unsigned long reg0,
199 unsigned long *reg1, unsigned long reg2,
200 unsigned long reg3);
Peng Fanf664c142015-08-13 10:55:34 +0800201#endif