blob: 3c3450aa7787e4d3dc0300c3a4305e1bf328e960 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060013#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060014#include <errno.h>
Jonas Karlman2603bbc2024-01-18 07:19:45 +000015#include <eth_phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Baruch Siachc00982a2023-10-25 11:08:44 +030022#include <phys2bus.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010025#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010027#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020028#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053030#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080031#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053032#include <asm/io.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060033#include <linux/printk.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080034#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053035#include "designware.h"
Jim Liu0c05b902025-02-11 10:02:01 +080036#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
37#include <asm/arch/gmac.h>
38#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +053039
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040040static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
41{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010042 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
43 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040044 ulong start;
45 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050046 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040047
48 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
49 ((reg << MIIREGSHIFT) & MII_REGMSK);
50
51 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
52
53 start = get_timer(0);
54 while (get_timer(start) < timeout) {
55 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
56 return readl(&mac_p->miidata);
57 udelay(10);
58 };
59
Simon Glasse50c4d12015-04-05 16:07:40 -060060 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040061}
62
63static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
64 u16 val)
65{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010066 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040068 ulong start;
69 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050070 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040071
72 writel(val, &mac_p->miidata);
73 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
74 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
75
76 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
77
78 start = get_timer(0);
79 while (get_timer(start) < timeout) {
80 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
81 ret = 0;
82 break;
83 }
84 udelay(10);
85 };
86
87 return ret;
88}
89
Tom Rinie4bb4a22022-11-27 10:25:07 -050090#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020091static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010092{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010093 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070094 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010095 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200121
122static int dw_mdio_reset(struct mii_dev *bus)
123{
124 struct udevice *dev = bus->priv;
125
126 return __dw_mdio_reset(dev);
127}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100128#endif
129
Neil Armstrong47318c92021-02-24 15:02:39 +0100130#if IS_ENABLED(CONFIG_DM_MDIO)
131int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
132{
133 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
134
135 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
136}
137
138int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
139{
140 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
141
142 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
143}
144
145#if CONFIG_IS_ENABLED(DM_GPIO)
146int designware_eth_mdio_reset(struct udevice *mdio_dev)
147{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200148 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
149 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100150
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200151 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100152}
153#endif
154
155static const struct mdio_ops designware_eth_mdio_ops = {
156 .read = designware_eth_mdio_read,
157 .write = designware_eth_mdio_write,
158#if CONFIG_IS_ENABLED(DM_GPIO)
159 .reset = designware_eth_mdio_reset,
160#endif
161};
162
163static int designware_eth_mdio_probe(struct udevice *dev)
164{
165 /* Use the priv data of parent */
166 dev_set_priv(dev, dev_get_priv(dev->parent));
167
168 return 0;
169}
170
171U_BOOT_DRIVER(designware_eth_mdio) = {
172 .name = "eth_designware_mdio",
173 .id = UCLASS_MDIO,
174 .probe = designware_eth_mdio_probe,
175 .ops = &designware_eth_mdio_ops,
176 .plat_auto = sizeof(struct mdio_perdev_priv),
177};
178#endif
179
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100180static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400181{
182 struct mii_dev *bus = mdio_alloc();
183
184 if (!bus) {
185 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600186 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400187 }
188
189 bus->read = dw_mdio_read;
190 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000191 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500192#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100193 bus->reset = dw_mdio_reset;
194#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400195
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100196 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400197
198 return mdio_register(bus);
199}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000200
Neil Armstrong47318c92021-02-24 15:02:39 +0100201#if IS_ENABLED(CONFIG_DM_MDIO)
202static int dw_dm_mdio_init(const char *name, void *priv)
203{
204 struct udevice *dev = priv;
205 ofnode node;
206 int ret;
207
208 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
209 const char *subnode_name = ofnode_get_name(node);
210 struct udevice *mdiodev;
211
212 if (strcmp(subnode_name, "mdio"))
213 continue;
214
215 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
216 subnode_name, node, &mdiodev);
217 if (ret)
218 debug("%s: not able to bind mdio device node\n", __func__);
219
220 return 0;
221 }
222
223 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
224
225 return dw_mdio_init(name, priv);
226}
227#endif
228
Marek Vasut7d840832025-02-22 21:33:17 +0100229#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
230static int dw_eth_bb_mdio_active(struct bb_miiphy_bus *bus)
231{
232 struct dw_eth_dev *priv = bus->priv;
233 struct gpio_desc *desc = &priv->mdio_gpio;
234
235 desc->flags = 0;
236 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
237
238 return 0;
239}
240
241static int dw_eth_bb_mdio_tristate(struct bb_miiphy_bus *bus)
242{
243 struct dw_eth_dev *priv = bus->priv;
244 struct gpio_desc *desc = &priv->mdio_gpio;
245
246 desc->flags = 0;
247 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_IN);
248
249 return 0;
250}
251
252static int dw_eth_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
253{
254 struct dw_eth_dev *priv = bus->priv;
255
256 if (v)
257 dm_gpio_set_value(&priv->mdio_gpio, 1);
258 else
259 dm_gpio_set_value(&priv->mdio_gpio, 0);
260
261 return 0;
262}
263
264static int dw_eth_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
265{
266 struct dw_eth_dev *priv = bus->priv;
267
268 *v = dm_gpio_get_value(&priv->mdio_gpio);
269
270 return 0;
271}
272
273static int dw_eth_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
274{
275 struct dw_eth_dev *priv = bus->priv;
276
277 if (v)
278 dm_gpio_set_value(&priv->mdc_gpio, 1);
279 else
280 dm_gpio_set_value(&priv->mdc_gpio, 0);
281
282 return 0;
283}
284
285static int dw_eth_bb_delay(struct bb_miiphy_bus *bus)
286{
287 struct dw_eth_dev *priv = bus->priv;
288
289 udelay(priv->bb_delay);
290 return 0;
291}
292
Marek Vasut3d5149c2025-03-02 02:24:42 +0100293static const struct bb_miiphy_bus_ops dw_eth_bb_miiphy_bus_ops = {
294 .mdio_active = dw_eth_bb_mdio_active,
295 .mdio_tristate = dw_eth_bb_mdio_tristate,
296 .set_mdio = dw_eth_bb_set_mdio,
297 .get_mdio = dw_eth_bb_get_mdio,
298 .set_mdc = dw_eth_bb_set_mdc,
299 .delay = dw_eth_bb_delay,
300};
301
Marek Vasut5814ed42025-03-02 02:24:43 +0100302static int dw_bb_miiphy_read(struct mii_dev *miidev, int addr,
303 int devad, int reg)
304{
305 return bb_miiphy_read(miidev, addr, devad, reg);
306}
307
308static int dw_bb_miiphy_write(struct mii_dev *miidev, int addr,
309 int devad, int reg, u16 value)
310{
311 return bb_miiphy_write(miidev, addr, devad, reg, value);
312}
313
Marek Vasut46f02ca2025-02-22 21:33:21 +0100314static int dw_bb_mdio_init(const char *name, struct udevice *dev)
315{
316 struct dw_eth_dev *dwpriv = dev_get_priv(dev);
Marek Vasuta6185522025-02-22 21:33:27 +0100317 struct bb_miiphy_bus *bb_miiphy = bb_miiphy_alloc();
318 struct mii_dev *bus;
Marek Vasut46f02ca2025-02-22 21:33:21 +0100319 int ret;
320
Marek Vasuta6185522025-02-22 21:33:27 +0100321 if (!bb_miiphy) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100322 printf("Failed to allocate MDIO bus\n");
323 return -ENOMEM;
324 }
325
Marek Vasuta6185522025-02-22 21:33:27 +0100326 bus = &bb_miiphy->mii;
327
Marek Vasut46f02ca2025-02-22 21:33:21 +0100328 debug("\n%s: use bitbang mii..\n", dev->name);
329 ret = gpio_request_by_name(dev, "snps,mdc-gpio", 0,
330 &dwpriv->mdc_gpio,
331 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
332 if (ret) {
333 debug("no mdc-gpio\n");
334 return ret;
335 }
336 ret = gpio_request_by_name(dev, "snps,mdio-gpio", 0,
337 &dwpriv->mdio_gpio,
338 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
339 if (ret) {
340 debug("no mdio-gpio\n");
341 return ret;
342 }
343 dwpriv->bb_delay = dev_read_u32_default(dev, "snps,bitbang-delay", 1);
344
345 dwpriv->bus = bus;
346 dwpriv->dev = dev;
347
Marek Vasut46f02ca2025-02-22 21:33:21 +0100348 snprintf(bus->name, sizeof(bus->name), "%s", name);
Marek Vasut5814ed42025-03-02 02:24:43 +0100349 bus->read = dw_bb_miiphy_read;
350 bus->write = dw_bb_miiphy_write;
Marek Vasut46f02ca2025-02-22 21:33:21 +0100351#if CONFIG_IS_ENABLED(DM_GPIO)
352 bus->reset = dw_mdio_reset;
353#endif
Marek Vasut3d5149c2025-03-02 02:24:42 +0100354 bus->ops = &dw_eth_bb_miiphy_bus_ops;
Marek Vasut46f02ca2025-02-22 21:33:21 +0100355 bus->priv = dwpriv;
356
357 return mdio_register(bus);
358}
Marek Vasut7d840832025-02-22 21:33:17 +0100359#endif
360
Simon Glasse50c4d12015-04-05 16:07:40 -0600361static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530362{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530363 struct eth_dma_regs *dma_p = priv->dma_regs_p;
364 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
365 char *txbuffs = &priv->txbuffs[0];
366 struct dmamacdescr *desc_p;
367 u32 idx;
368
Tom Rini364d0022023-01-10 11:19:45 -0500369 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530370 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300371 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
372 (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE]);
373 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
374 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530375
376#if defined(CONFIG_DW_ALTDESCRIPTOR)
377 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100378 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
379 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530380 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
381
382 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
383 desc_p->dmamac_cntl = 0;
384 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
385#else
386 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
387 desc_p->txrx_status = 0;
388#endif
389 }
390
391 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300392 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530393
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400394 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200395 flush_dcache_range((ulong)priv->tx_mac_descrtable,
396 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400397 sizeof(priv->tx_mac_descrtable));
398
Baruch Siachc00982a2023-10-25 11:08:44 +0300399 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
400 &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400401 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530402}
403
Simon Glasse50c4d12015-04-05 16:07:40 -0600404static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530405{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530406 struct eth_dma_regs *dma_p = priv->dma_regs_p;
407 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
408 char *rxbuffs = &priv->rxbuffs[0];
409 struct dmamacdescr *desc_p;
410 u32 idx;
411
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400412 /* Before passing buffers to GMAC we need to make sure zeros
413 * written there right after "priv" structure allocation were
414 * flushed into RAM.
415 * Otherwise there's a chance to get some of them flushed in RAM when
416 * GMAC is already pushing data to RAM via DMA. This way incoming from
417 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200418 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400419
Tom Rini364d0022023-01-10 11:19:45 -0500420 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530421 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300422 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
423 (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE]);
424 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
425 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530426
427 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100428 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530429 DESC_RXCTRL_RXCHAIN;
430
431 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
432 }
433
434 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300435 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530436
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400437 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200438 flush_dcache_range((ulong)priv->rx_mac_descrtable,
439 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400440 sizeof(priv->rx_mac_descrtable));
441
Baruch Siachc00982a2023-10-25 11:08:44 +0300442 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
443 &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400444 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530445}
446
Simon Glasse50c4d12015-04-05 16:07:40 -0600447static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530448{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400449 struct eth_mac_regs *mac_p = priv->mac_regs_p;
450 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400451
452 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
453 (mac_id[3] << 24);
454 macid_hi = mac_id[4] + (mac_id[5] << 8);
455
456 writel(macid_hi, &mac_p->macaddr0hi);
457 writel(macid_lo, &mac_p->macaddr0lo);
458
459 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530460}
461
Simon Glass4afa85e2017-01-11 11:46:08 +0100462static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
463 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530464{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400465 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530466
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400467 if (!phydev->link) {
468 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100469 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400470 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530471
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400472 if (phydev->speed != 1000)
473 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300474 else
475 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530476
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400477 if (phydev->speed == 100)
478 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530479
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400480 if (phydev->duplex)
481 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000482
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400483 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530484
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400485 printf("Speed: %d, %s duplex%s\n", phydev->speed,
486 (phydev->duplex) ? "full" : "half",
487 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100488
Jim Liu4ef2a112024-04-08 16:50:17 +0800489#ifdef CONFIG_ARCH_NPCM8XX
Jim Liu0c05b902025-02-11 10:02:01 +0800490 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
491 unsigned int start;
492
493 /* Indirect access to VR_MII_MMD registers */
494 writew((VR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
495 /* Set PCS_Mode to SGMII */
496 clrsetbits_le16(PCS_BA + VR_MII_MMD_AN_CTRL, BIT(1), BIT(2));
497 /* Set Auto Speed Mode Change */
498 setbits_le16(PCS_BA + VR_MII_MMD_CTRL1, BIT(9));
499 /* Indirect access to SR_MII_MMD registers */
500 writew((SR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
501 /* Restart Auto-Negotiation */
502 setbits_le16(PCS_BA + SR_MII_MMD_CTRL, BIT(9) | BIT(12));
503
504 printf("SGMII PHY Wait for link up \n");
505 /* SGMII PHY Wait for link up */
506 start = get_timer(0);
507 while (!(readw(PCS_BA + SR_MII_MMD_STS) & BIT(2))) {
508 if (get_timer(start) >= LINK_UP_TIMEOUT) {
509 printf("PHY link up timeout\n");
510 return -ETIMEDOUT;
511 }
512 mdelay(1);
513 };
514 }
Jim Liu4ef2a112024-04-08 16:50:17 +0800515 /* Pass all Multicast Frames */
516 setbits_le32(&mac_p->framefilt, BIT(4));
Jim Liu4ef2a112024-04-08 16:50:17 +0800517#endif
Jim Liu0c05b902025-02-11 10:02:01 +0800518
Simon Glass4afa85e2017-01-11 11:46:08 +0100519 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530520}
521
Simon Glasse50c4d12015-04-05 16:07:40 -0600522static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530523{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530524 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400525 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530526
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400527 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
528 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530529
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400530 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530531}
532
Simon Glassc154fc02017-01-11 11:46:10 +0100533int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530534{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530535 struct eth_mac_regs *mac_p = priv->mac_regs_p;
536 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400537 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600538 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530539
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400540 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000541
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200542 /*
543 * When a MII PHY is used, we must set the PS bit for the DMA
544 * reset to succeed.
545 */
546 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
547 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
548 else
549 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
550
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400551 start = get_timer(0);
552 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500553 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300554 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600555 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300556 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200557
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400558 mdelay(100);
559 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530560
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800561 /*
562 * Soft reset above clears HW address registers.
563 * So we have to set it here once again.
564 */
565 _dw_write_hwaddr(priv, enetaddr);
566
Simon Glasse50c4d12015-04-05 16:07:40 -0600567 rx_descs_init(priv);
568 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530569
Ian Campbell4164b742014-05-08 22:26:35 +0100570 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530571
Sonic Zhangb917b622015-01-29 14:38:50 +0800572#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400573 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
574 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800575#else
576 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
577 &dma_p->opmode);
578#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530579
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400580 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530581
Sonic Zhang962c95c2015-01-29 13:37:31 +0800582#ifdef CONFIG_DW_AXI_BURST_LEN
583 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
584#endif
585
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400586 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600587 ret = phy_startup(priv->phydev);
588 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400589 printf("Could not initialize PHY %s\n",
590 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600591 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530592 }
593
Simon Glass4afa85e2017-01-11 11:46:08 +0100594 ret = dw_adjust_link(priv, mac_p, priv->phydev);
595 if (ret)
596 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530597
Simon Glass3240e942017-01-11 11:46:09 +0100598 return 0;
599}
600
Simon Glassc154fc02017-01-11 11:46:10 +0100601int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100602{
603 struct eth_mac_regs *mac_p = priv->mac_regs_p;
604
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400605 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600606 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530607
Armando Visconti038c9d52012-03-26 00:09:55 +0000608 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530609
610 return 0;
611}
612
Florian Fainelli65f686b2017-12-09 14:59:55 -0800613#define ETH_ZLEN 60
614
Simon Glasse50c4d12015-04-05 16:07:40 -0600615static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530616{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530617 struct eth_dma_regs *dma_p = priv->dma_regs_p;
618 u32 desc_num = priv->tx_currdescnum;
619 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200620 ulong desc_start = (ulong)desc_p;
621 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200622 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300623 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200624 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100625 /*
626 * Strictly we only need to invalidate the "txrx_status" field
627 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200628 * invalidate only 4 bytes, so we flush the entire descriptor,
629 * which is 16 bytes in total. This is safe because the
630 * individual descriptors in the array are each aligned to
631 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100632 */
Marek Vasut15193042014-09-15 01:05:23 +0200633 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400634
Vipin KUMAR1f873122010-06-29 10:53:34 +0530635 /* Check if the descriptor is owned by CPU */
636 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
637 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600638 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530639 }
640
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200641 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100642 if (length < ETH_ZLEN) {
643 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
644 length = ETH_ZLEN;
645 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530646
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400647 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200648 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400649
Vipin KUMAR1f873122010-06-29 10:53:34 +0530650#if defined(CONFIG_DW_ALTDESCRIPTOR)
651 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100652 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
653 ((length << DESC_TXCTRL_SIZE1SHFT) &
654 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530655
656 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
657 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
658#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100659 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
660 ((length << DESC_TXCTRL_SIZE1SHFT) &
661 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
662 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530663
664 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
665#endif
666
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400667 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200668 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400669
Vipin KUMAR1f873122010-06-29 10:53:34 +0530670 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500671 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530672 desc_num = 0;
673
674 priv->tx_currdescnum = desc_num;
675
676 /* Start the transmission */
677 writel(POLL_DATA, &dma_p->txpolldemand);
678
679 return 0;
680}
681
Simon Glass90e627b2015-04-05 16:07:41 -0600682static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530683{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400684 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530685 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600686 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200687 ulong desc_start = (ulong)desc_p;
688 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200689 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300690 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200691 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530692
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400693 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200694 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400695
696 status = desc_p->txrx_status;
697
Vipin KUMAR1f873122010-06-29 10:53:34 +0530698 /* Check if the owner is the CPU */
699 if (!(status & DESC_RXSTS_OWNBYDMA)) {
700
Marek Vasut4ab539a2015-12-20 03:59:23 +0100701 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530702 DESC_RXSTS_FRMLENSHFT;
703
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400704 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200705 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
706 invalidate_dcache_range(data_start, data_end);
Baruch Siachc00982a2023-10-25 11:08:44 +0300707 *packetp = (uchar *)(ulong)dev_bus_to_phys(priv->dev,
708 desc_p->dmamac_addr);
Simon Glass90e627b2015-04-05 16:07:41 -0600709 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400710
Simon Glass90e627b2015-04-05 16:07:41 -0600711 return length;
712}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530713
Simon Glass90e627b2015-04-05 16:07:41 -0600714static int _dw_free_pkt(struct dw_eth_dev *priv)
715{
716 u32 desc_num = priv->rx_currdescnum;
717 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200718 ulong desc_start = (ulong)desc_p;
719 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600720 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Jim Liu1f031a02024-04-08 16:49:02 +0800721 ulong data_start = desc_p->dmamac_addr;
722 ulong data_end = data_start + roundup(CFG_ETH_BUFSIZE, ARCH_DMA_MINALIGN);
723
724 /* Invalidate the descriptor buffer data */
725 invalidate_dcache_range(data_start, data_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530726
Simon Glass90e627b2015-04-05 16:07:41 -0600727 /*
728 * Make the current descriptor valid again and go to
729 * the next one
730 */
731 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400732
Simon Glass90e627b2015-04-05 16:07:41 -0600733 /* Flush only status field - others weren't changed */
734 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530735
Simon Glass90e627b2015-04-05 16:07:41 -0600736 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500737 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600738 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530739 priv->rx_currdescnum = desc_num;
740
Simon Glass90e627b2015-04-05 16:07:41 -0600741 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530742}
743
Simon Glasse50c4d12015-04-05 16:07:40 -0600744static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530745{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400746 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100747 int ret;
748
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000749 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
750 eth_phy_set_mdio_bus(dev, NULL);
751
Tom Rinie4bb4a22022-11-27 10:25:07 -0500752#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100753 phydev = dm_eth_phy_connect(dev);
754 if (!phydev)
755 return -ENODEV;
756#else
757 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530758
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000759 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
760 phy_addr = eth_phy_get_addr(dev);
761
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400762#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200763 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530764#endif
765
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200766 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400767 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600768 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100769#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530770
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400771 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300772 if (priv->max_speed) {
773 ret = phy_set_supported(phydev, priv->max_speed);
774 if (ret)
775 return ret;
776 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400777 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530778
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400779 priv->phydev = phydev;
780 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530781
Simon Glasse50c4d12015-04-05 16:07:40 -0600782 return 0;
783}
Simon Glass90e627b2015-04-05 16:07:41 -0600784
Simon Glass90e627b2015-04-05 16:07:41 -0600785static int designware_eth_start(struct udevice *dev)
786{
Simon Glassfa20e932020-12-03 16:55:20 -0700787 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100788 struct dw_eth_dev *priv = dev_get_priv(dev);
789 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600790
Simon Glassc154fc02017-01-11 11:46:10 +0100791 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100792 if (ret)
793 return ret;
794 ret = designware_eth_enable(priv);
795 if (ret)
796 return ret;
797
798 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600799}
800
Simon Glassc154fc02017-01-11 11:46:10 +0100801int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600802{
803 struct dw_eth_dev *priv = dev_get_priv(dev);
804
805 return _dw_eth_send(priv, packet, length);
806}
807
Simon Glassc154fc02017-01-11 11:46:10 +0100808int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600809{
810 struct dw_eth_dev *priv = dev_get_priv(dev);
811
812 return _dw_eth_recv(priv, packetp);
813}
814
Simon Glassc154fc02017-01-11 11:46:10 +0100815int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600816{
817 struct dw_eth_dev *priv = dev_get_priv(dev);
818
819 return _dw_free_pkt(priv);
820}
821
Simon Glassc154fc02017-01-11 11:46:10 +0100822void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600823{
824 struct dw_eth_dev *priv = dev_get_priv(dev);
825
826 return _dw_eth_halt(priv);
827}
828
Simon Glassc154fc02017-01-11 11:46:10 +0100829int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600830{
Simon Glassfa20e932020-12-03 16:55:20 -0700831 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600832 struct dw_eth_dev *priv = dev_get_priv(dev);
833
834 return _dw_write_hwaddr(priv, pdata->enetaddr);
835}
836
Bin Menged89bd72015-09-11 03:24:35 -0700837static int designware_eth_bind(struct udevice *dev)
838{
Simon Glass900f0da2021-08-01 18:54:34 -0600839 if (IS_ENABLED(CONFIG_PCI)) {
840 static int num_cards;
841 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700842
Simon Glass900f0da2021-08-01 18:54:34 -0600843 /* Create a unique device name for PCI type devices */
844 if (device_is_on_pci_bus(dev)) {
845 sprintf(name, "eth_designware#%u", num_cards++);
846 device_set_name(dev, name);
847 }
Bin Menged89bd72015-09-11 03:24:35 -0700848 }
Bin Menged89bd72015-09-11 03:24:35 -0700849
850 return 0;
851}
852
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100853int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600854{
Simon Glassfa20e932020-12-03 16:55:20 -0700855 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600856 struct dw_eth_dev *priv = dev_get_priv(dev);
Marek Vasut46f02ca2025-02-22 21:33:21 +0100857 bool __maybe_unused bbmiiphy = false;
Nils Le Roux56b37e72023-12-02 10:39:49 +0100858 phys_addr_t iobase = pdata->iobase;
859 void *ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200860 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800861 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100862#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200863 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100864
865 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200866 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
867 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100868 if (clock_nb > 0) {
869 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
870 GFP_KERNEL);
871 if (!priv->clocks)
872 return -ENOMEM;
873
874 for (i = 0; i < clock_nb; i++) {
875 err = clk_get_by_index(dev, i, &priv->clocks[i]);
876 if (err < 0)
877 break;
878
879 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300880 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100881 pr_err("failed to enable clock %d\n", i);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100882 goto clk_err;
883 }
884 priv->clock_count++;
885 }
886 } else if (clock_nb != -ENOENT) {
887 pr_err("failed to get clock phandle(%d)\n", clock_nb);
888 return clock_nb;
889 }
890#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600891
Jacob Chen7ceacea2017-03-27 16:54:17 +0800892#if defined(CONFIG_DM_REGULATOR)
893 struct udevice *phy_supply;
894
895 ret = device_get_supply_regulator(dev, "phy-supply",
896 &phy_supply);
897 if (ret) {
898 debug("%s: No phy supply\n", dev->name);
899 } else {
900 ret = regulator_set_enable(phy_supply, true);
901 if (ret) {
902 puts("Error enabling phy supply\n");
903 return ret;
904 }
Michael Changb083ea42025-02-05 10:01:06 +0800905#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
906 int phy_uv;
907
908 phy_uv = dev_read_u32_default(dev, "phy-supply-microvolt", 0);
909 if (phy_uv) {
910 ret = regulator_set_value(phy_supply, phy_uv);
911 if (ret) {
912 puts("Error setting phy voltage\n");
913 return ret;
914 }
915 }
916#endif
Jacob Chen7ceacea2017-03-27 16:54:17 +0800917 }
918#endif
919
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800920 ret = reset_get_bulk(dev, &reset_bulk);
921 if (ret)
922 dev_warn(dev, "Can't get reset: %d\n", ret);
923 else
924 reset_deassert_bulk(&reset_bulk);
925
Bin Menged89bd72015-09-11 03:24:35 -0700926 /*
927 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700928 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700929 */
Simon Glass900f0da2021-08-01 18:54:34 -0600930 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Nils Le Roux56b37e72023-12-02 10:39:49 +0100931 u32 pcibase;
Bin Menged89bd72015-09-11 03:24:35 -0700932
Nils Le Roux56b37e72023-12-02 10:39:49 +0100933 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &pcibase);
934 pcibase &= PCI_BASE_ADDRESS_MEM_MASK;
935
936 iobase = dm_pci_mem_to_phys(dev, pcibase);
Bin Menged89bd72015-09-11 03:24:35 -0700937 pdata->iobase = iobase;
938 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
939 }
Bin Menged89bd72015-09-11 03:24:35 -0700940
Nils Le Roux56b37e72023-12-02 10:39:49 +0100941 debug("%s, iobase=%pa, priv=%p\n", __func__, &iobase, priv);
942 ioaddr = phys_to_virt(iobase);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200943 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
944 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600945 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300946 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600947
Michael Chang7af30d62025-01-17 18:45:40 +0800948#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
Marek Vasut46f02ca2025-02-22 21:33:21 +0100949 bbmiiphy = dev_read_bool(dev, "snps,bitbang-mii");
950 if (bbmiiphy) {
951 ret = dw_bb_mdio_init(dev->name, dev);
Michael Chang7af30d62025-01-17 18:45:40 +0800952 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100953 err = ret;
954 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800955 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100956 } else
957#endif
958 {
959#if IS_ENABLED(CONFIG_DM_MDIO)
960 ret = dw_dm_mdio_init(dev->name, dev);
961#else
962 ret = dw_mdio_init(dev->name, dev);
963#endif
Michael Chang7af30d62025-01-17 18:45:40 +0800964 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100965 err = ret;
966 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800967 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100968 priv->bus = miiphy_get_dev_by_name(dev->name);
969 priv->dev = dev;
Michael Chang7af30d62025-01-17 18:45:40 +0800970 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100971
Simon Glass90e627b2015-04-05 16:07:41 -0600972 ret = dw_phy_init(priv, dev);
973 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200974 if (!ret)
975 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600976
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200977 /* continue here for cleanup if no PHY found */
978 err = ret;
979 mdio_unregister(priv->bus);
Marek Vasuta6185522025-02-22 21:33:27 +0100980#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
981 if (bbmiiphy)
982 bb_miiphy_free(container_of(priv->bus, struct bb_miiphy_bus, mii));
983 else
984#endif
985 mdio_free(priv->bus);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200986mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100987
988#ifdef CONFIG_CLK
989clk_err:
990 ret = clk_release_all(priv->clocks, priv->clock_count);
991 if (ret)
992 pr_err("failed to disable all clocks\n");
993
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100994#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200995 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600996}
997
Bin Mengf0f02772015-10-07 21:32:38 -0700998static int designware_eth_remove(struct udevice *dev)
999{
1000 struct dw_eth_dev *priv = dev_get_priv(dev);
1001
1002 free(priv->phydev);
1003 mdio_unregister(priv->bus);
1004 mdio_free(priv->bus);
1005
Patrice Chotardeebcf8c2017-11-29 09:06:11 +01001006#ifdef CONFIG_CLK
1007 return clk_release_all(priv->clocks, priv->clock_count);
1008#else
Bin Mengf0f02772015-10-07 21:32:38 -07001009 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +01001010#endif
Bin Mengf0f02772015-10-07 21:32:38 -07001011}
1012
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +01001013const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -06001014 .start = designware_eth_start,
1015 .send = designware_eth_send,
1016 .recv = designware_eth_recv,
1017 .free_pkt = designware_eth_free_pkt,
1018 .stop = designware_eth_stop,
1019 .write_hwaddr = designware_eth_write_hwaddr,
1020};
1021
Simon Glassaad29ae2020-12-03 16:55:21 -07001022int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -06001023{
Simon Glassfa20e932020-12-03 16:55:20 -07001024 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -07001025#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001026 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001027#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001028 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -07001029#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001030 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001031#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001032 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -06001033
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001034 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +02001035 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +02001036 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -06001037 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -06001038
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001039 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +03001040
Simon Glassfa4689a2019-12-06 21:41:35 -07001041#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +02001042 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001043 reset_flags |= GPIOD_ACTIVE_LOW;
1044
1045 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
1046 &priv->reset_gpio, reset_flags);
1047 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +02001048 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
1049 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001050 } else if (ret == -ENOENT) {
1051 ret = 0;
1052 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001053#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001054
1055 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -06001056}
1057
1058static const struct udevice_id designware_eth_ids[] = {
1059 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +02001060 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +01001061 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +03001062 { .compatible = "snps,arc-dwmac-3.70a" },
Kongyang Liu1fbf86c2024-04-20 15:00:27 +08001063 { .compatible = "sophgo,cv1800b-dwmac" },
Simon Glass90e627b2015-04-05 16:07:41 -06001064 { }
1065};
1066
Marek Vasut7e7e6172015-07-25 18:42:34 +02001067U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -06001068 .name = "eth_designware",
1069 .id = UCLASS_ETH,
1070 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001071 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -07001072 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -06001073 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -07001074 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -06001075 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001076 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -07001077 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -06001078 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1079};
Bin Menged89bd72015-09-11 03:24:35 -07001080
1081static struct pci_device_id supported[] = {
1082 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
1083 { }
1084};
1085
1086U_BOOT_PCI_DEVICE(eth_designware, supported);