blob: 2ab03015ffa3d810f0c2a3e4e939a964554e9397 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060013#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060014#include <errno.h>
Jonas Karlman2603bbc2024-01-18 07:19:45 +000015#include <eth_phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Baruch Siachc00982a2023-10-25 11:08:44 +030022#include <phys2bus.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010025#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010027#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020028#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053030#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080031#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053032#include <asm/io.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060033#include <linux/printk.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080034#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053035#include "designware.h"
Jim Liu0c05b902025-02-11 10:02:01 +080036#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
37#include <asm/arch/gmac.h>
38#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +053039
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040040static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
41{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010042 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
43 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040044 ulong start;
45 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050046 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040047
48 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
49 ((reg << MIIREGSHIFT) & MII_REGMSK);
50
51 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
52
53 start = get_timer(0);
54 while (get_timer(start) < timeout) {
55 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
56 return readl(&mac_p->miidata);
57 udelay(10);
58 };
59
Simon Glasse50c4d12015-04-05 16:07:40 -060060 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040061}
62
63static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
64 u16 val)
65{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010066 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040068 ulong start;
69 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050070 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040071
72 writel(val, &mac_p->miidata);
73 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
74 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
75
76 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
77
78 start = get_timer(0);
79 while (get_timer(start) < timeout) {
80 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
81 ret = 0;
82 break;
83 }
84 udelay(10);
85 };
86
87 return ret;
88}
89
Tom Rinie4bb4a22022-11-27 10:25:07 -050090#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020091static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010092{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010093 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070094 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010095 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200121
122static int dw_mdio_reset(struct mii_dev *bus)
123{
124 struct udevice *dev = bus->priv;
125
126 return __dw_mdio_reset(dev);
127}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100128#endif
129
Neil Armstrong47318c92021-02-24 15:02:39 +0100130#if IS_ENABLED(CONFIG_DM_MDIO)
131int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
132{
133 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
134
135 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
136}
137
138int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
139{
140 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
141
142 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
143}
144
145#if CONFIG_IS_ENABLED(DM_GPIO)
146int designware_eth_mdio_reset(struct udevice *mdio_dev)
147{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200148 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
149 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100150
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200151 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100152}
153#endif
154
155static const struct mdio_ops designware_eth_mdio_ops = {
156 .read = designware_eth_mdio_read,
157 .write = designware_eth_mdio_write,
158#if CONFIG_IS_ENABLED(DM_GPIO)
159 .reset = designware_eth_mdio_reset,
160#endif
161};
162
163static int designware_eth_mdio_probe(struct udevice *dev)
164{
165 /* Use the priv data of parent */
166 dev_set_priv(dev, dev_get_priv(dev->parent));
167
168 return 0;
169}
170
171U_BOOT_DRIVER(designware_eth_mdio) = {
172 .name = "eth_designware_mdio",
173 .id = UCLASS_MDIO,
174 .probe = designware_eth_mdio_probe,
175 .ops = &designware_eth_mdio_ops,
176 .plat_auto = sizeof(struct mdio_perdev_priv),
177};
178#endif
179
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100180static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400181{
182 struct mii_dev *bus = mdio_alloc();
183
184 if (!bus) {
185 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600186 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400187 }
188
189 bus->read = dw_mdio_read;
190 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000191 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500192#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100193 bus->reset = dw_mdio_reset;
194#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400195
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100196 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400197
198 return mdio_register(bus);
199}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000200
Neil Armstrong47318c92021-02-24 15:02:39 +0100201#if IS_ENABLED(CONFIG_DM_MDIO)
202static int dw_dm_mdio_init(const char *name, void *priv)
203{
204 struct udevice *dev = priv;
205 ofnode node;
206 int ret;
207
208 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
209 const char *subnode_name = ofnode_get_name(node);
210 struct udevice *mdiodev;
211
212 if (strcmp(subnode_name, "mdio"))
213 continue;
214
215 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
216 subnode_name, node, &mdiodev);
217 if (ret)
218 debug("%s: not able to bind mdio device node\n", __func__);
219
220 return 0;
221 }
222
223 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
224
225 return dw_mdio_init(name, priv);
226}
227#endif
228
Simon Glasse50c4d12015-04-05 16:07:40 -0600229static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530230{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530231 struct eth_dma_regs *dma_p = priv->dma_regs_p;
232 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
233 char *txbuffs = &priv->txbuffs[0];
234 struct dmamacdescr *desc_p;
235 u32 idx;
236
Tom Rini364d0022023-01-10 11:19:45 -0500237 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530238 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300239 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
240 (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE]);
241 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
242 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530243
244#if defined(CONFIG_DW_ALTDESCRIPTOR)
245 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100246 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
247 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530248 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
249
250 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
251 desc_p->dmamac_cntl = 0;
252 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
253#else
254 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
255 desc_p->txrx_status = 0;
256#endif
257 }
258
259 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300260 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530261
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400262 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200263 flush_dcache_range((ulong)priv->tx_mac_descrtable,
264 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400265 sizeof(priv->tx_mac_descrtable));
266
Baruch Siachc00982a2023-10-25 11:08:44 +0300267 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
268 &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400269 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530270}
271
Simon Glasse50c4d12015-04-05 16:07:40 -0600272static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530273{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530274 struct eth_dma_regs *dma_p = priv->dma_regs_p;
275 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
276 char *rxbuffs = &priv->rxbuffs[0];
277 struct dmamacdescr *desc_p;
278 u32 idx;
279
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400280 /* Before passing buffers to GMAC we need to make sure zeros
281 * written there right after "priv" structure allocation were
282 * flushed into RAM.
283 * Otherwise there's a chance to get some of them flushed in RAM when
284 * GMAC is already pushing data to RAM via DMA. This way incoming from
285 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200286 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400287
Tom Rini364d0022023-01-10 11:19:45 -0500288 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530289 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300290 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
291 (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE]);
292 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
293 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530294
295 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100296 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530297 DESC_RXCTRL_RXCHAIN;
298
299 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
300 }
301
302 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300303 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530304
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400305 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200306 flush_dcache_range((ulong)priv->rx_mac_descrtable,
307 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400308 sizeof(priv->rx_mac_descrtable));
309
Baruch Siachc00982a2023-10-25 11:08:44 +0300310 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
311 &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400312 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530313}
314
Simon Glasse50c4d12015-04-05 16:07:40 -0600315static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530316{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400317 struct eth_mac_regs *mac_p = priv->mac_regs_p;
318 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400319
320 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
321 (mac_id[3] << 24);
322 macid_hi = mac_id[4] + (mac_id[5] << 8);
323
324 writel(macid_hi, &mac_p->macaddr0hi);
325 writel(macid_lo, &mac_p->macaddr0lo);
326
327 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530328}
329
Simon Glass4afa85e2017-01-11 11:46:08 +0100330static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
331 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530332{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400333 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530334
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400335 if (!phydev->link) {
336 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100337 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400338 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530339
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400340 if (phydev->speed != 1000)
341 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300342 else
343 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530344
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400345 if (phydev->speed == 100)
346 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530347
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400348 if (phydev->duplex)
349 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000350
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400351 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530352
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400353 printf("Speed: %d, %s duplex%s\n", phydev->speed,
354 (phydev->duplex) ? "full" : "half",
355 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100356
Jim Liu4ef2a112024-04-08 16:50:17 +0800357#ifdef CONFIG_ARCH_NPCM8XX
Jim Liu0c05b902025-02-11 10:02:01 +0800358 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
359 unsigned int start;
360
361 /* Indirect access to VR_MII_MMD registers */
362 writew((VR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
363 /* Set PCS_Mode to SGMII */
364 clrsetbits_le16(PCS_BA + VR_MII_MMD_AN_CTRL, BIT(1), BIT(2));
365 /* Set Auto Speed Mode Change */
366 setbits_le16(PCS_BA + VR_MII_MMD_CTRL1, BIT(9));
367 /* Indirect access to SR_MII_MMD registers */
368 writew((SR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
369 /* Restart Auto-Negotiation */
370 setbits_le16(PCS_BA + SR_MII_MMD_CTRL, BIT(9) | BIT(12));
371
372 printf("SGMII PHY Wait for link up \n");
373 /* SGMII PHY Wait for link up */
374 start = get_timer(0);
375 while (!(readw(PCS_BA + SR_MII_MMD_STS) & BIT(2))) {
376 if (get_timer(start) >= LINK_UP_TIMEOUT) {
377 printf("PHY link up timeout\n");
378 return -ETIMEDOUT;
379 }
380 mdelay(1);
381 };
382 }
Jim Liu4ef2a112024-04-08 16:50:17 +0800383 /* Pass all Multicast Frames */
384 setbits_le32(&mac_p->framefilt, BIT(4));
Jim Liu4ef2a112024-04-08 16:50:17 +0800385#endif
Jim Liu0c05b902025-02-11 10:02:01 +0800386
Simon Glass4afa85e2017-01-11 11:46:08 +0100387 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530388}
389
Simon Glasse50c4d12015-04-05 16:07:40 -0600390static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530391{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530392 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400393 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530394
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400395 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
396 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530397
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400398 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530399}
400
Simon Glassc154fc02017-01-11 11:46:10 +0100401int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530402{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530403 struct eth_mac_regs *mac_p = priv->mac_regs_p;
404 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400405 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600406 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530407
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400408 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000409
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200410 /*
411 * When a MII PHY is used, we must set the PS bit for the DMA
412 * reset to succeed.
413 */
414 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
415 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
416 else
417 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
418
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400419 start = get_timer(0);
420 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500421 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300422 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600423 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300424 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200425
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400426 mdelay(100);
427 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530428
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800429 /*
430 * Soft reset above clears HW address registers.
431 * So we have to set it here once again.
432 */
433 _dw_write_hwaddr(priv, enetaddr);
434
Simon Glasse50c4d12015-04-05 16:07:40 -0600435 rx_descs_init(priv);
436 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530437
Ian Campbell4164b742014-05-08 22:26:35 +0100438 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530439
Sonic Zhangb917b622015-01-29 14:38:50 +0800440#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400441 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
442 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800443#else
444 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
445 &dma_p->opmode);
446#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530447
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400448 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530449
Sonic Zhang962c95c2015-01-29 13:37:31 +0800450#ifdef CONFIG_DW_AXI_BURST_LEN
451 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
452#endif
453
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400454 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600455 ret = phy_startup(priv->phydev);
456 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400457 printf("Could not initialize PHY %s\n",
458 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600459 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530460 }
461
Simon Glass4afa85e2017-01-11 11:46:08 +0100462 ret = dw_adjust_link(priv, mac_p, priv->phydev);
463 if (ret)
464 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530465
Simon Glass3240e942017-01-11 11:46:09 +0100466 return 0;
467}
468
Simon Glassc154fc02017-01-11 11:46:10 +0100469int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100470{
471 struct eth_mac_regs *mac_p = priv->mac_regs_p;
472
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400473 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600474 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530475
Armando Visconti038c9d52012-03-26 00:09:55 +0000476 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530477
478 return 0;
479}
480
Florian Fainelli65f686b2017-12-09 14:59:55 -0800481#define ETH_ZLEN 60
482
Simon Glasse50c4d12015-04-05 16:07:40 -0600483static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530484{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530485 struct eth_dma_regs *dma_p = priv->dma_regs_p;
486 u32 desc_num = priv->tx_currdescnum;
487 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200488 ulong desc_start = (ulong)desc_p;
489 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200490 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300491 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200492 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100493 /*
494 * Strictly we only need to invalidate the "txrx_status" field
495 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200496 * invalidate only 4 bytes, so we flush the entire descriptor,
497 * which is 16 bytes in total. This is safe because the
498 * individual descriptors in the array are each aligned to
499 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100500 */
Marek Vasut15193042014-09-15 01:05:23 +0200501 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400502
Vipin KUMAR1f873122010-06-29 10:53:34 +0530503 /* Check if the descriptor is owned by CPU */
504 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
505 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600506 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530507 }
508
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200509 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100510 if (length < ETH_ZLEN) {
511 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
512 length = ETH_ZLEN;
513 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530514
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400515 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200516 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400517
Vipin KUMAR1f873122010-06-29 10:53:34 +0530518#if defined(CONFIG_DW_ALTDESCRIPTOR)
519 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100520 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
521 ((length << DESC_TXCTRL_SIZE1SHFT) &
522 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530523
524 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
525 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
526#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100527 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
528 ((length << DESC_TXCTRL_SIZE1SHFT) &
529 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
530 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530531
532 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
533#endif
534
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400535 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200536 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400537
Vipin KUMAR1f873122010-06-29 10:53:34 +0530538 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500539 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530540 desc_num = 0;
541
542 priv->tx_currdescnum = desc_num;
543
544 /* Start the transmission */
545 writel(POLL_DATA, &dma_p->txpolldemand);
546
547 return 0;
548}
549
Simon Glass90e627b2015-04-05 16:07:41 -0600550static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530551{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400552 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530553 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600554 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200555 ulong desc_start = (ulong)desc_p;
556 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200557 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300558 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200559 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530560
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400561 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200562 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400563
564 status = desc_p->txrx_status;
565
Vipin KUMAR1f873122010-06-29 10:53:34 +0530566 /* Check if the owner is the CPU */
567 if (!(status & DESC_RXSTS_OWNBYDMA)) {
568
Marek Vasut4ab539a2015-12-20 03:59:23 +0100569 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530570 DESC_RXSTS_FRMLENSHFT;
571
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400572 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200573 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
574 invalidate_dcache_range(data_start, data_end);
Baruch Siachc00982a2023-10-25 11:08:44 +0300575 *packetp = (uchar *)(ulong)dev_bus_to_phys(priv->dev,
576 desc_p->dmamac_addr);
Simon Glass90e627b2015-04-05 16:07:41 -0600577 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400578
Simon Glass90e627b2015-04-05 16:07:41 -0600579 return length;
580}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530581
Simon Glass90e627b2015-04-05 16:07:41 -0600582static int _dw_free_pkt(struct dw_eth_dev *priv)
583{
584 u32 desc_num = priv->rx_currdescnum;
585 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200586 ulong desc_start = (ulong)desc_p;
587 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600588 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Jim Liu1f031a02024-04-08 16:49:02 +0800589 ulong data_start = desc_p->dmamac_addr;
590 ulong data_end = data_start + roundup(CFG_ETH_BUFSIZE, ARCH_DMA_MINALIGN);
591
592 /* Invalidate the descriptor buffer data */
593 invalidate_dcache_range(data_start, data_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530594
Simon Glass90e627b2015-04-05 16:07:41 -0600595 /*
596 * Make the current descriptor valid again and go to
597 * the next one
598 */
599 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400600
Simon Glass90e627b2015-04-05 16:07:41 -0600601 /* Flush only status field - others weren't changed */
602 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530603
Simon Glass90e627b2015-04-05 16:07:41 -0600604 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500605 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600606 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530607 priv->rx_currdescnum = desc_num;
608
Simon Glass90e627b2015-04-05 16:07:41 -0600609 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530610}
611
Simon Glasse50c4d12015-04-05 16:07:40 -0600612static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530613{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400614 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100615 int ret;
616
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000617 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
618 eth_phy_set_mdio_bus(dev, NULL);
619
Tom Rinie4bb4a22022-11-27 10:25:07 -0500620#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100621 phydev = dm_eth_phy_connect(dev);
622 if (!phydev)
623 return -ENODEV;
624#else
625 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530626
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000627 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
628 phy_addr = eth_phy_get_addr(dev);
629
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400630#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200631 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530632#endif
633
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200634 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400635 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600636 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100637#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530638
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400639 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300640 if (priv->max_speed) {
641 ret = phy_set_supported(phydev, priv->max_speed);
642 if (ret)
643 return ret;
644 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400645 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530646
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400647 priv->phydev = phydev;
648 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530649
Simon Glasse50c4d12015-04-05 16:07:40 -0600650 return 0;
651}
Simon Glass90e627b2015-04-05 16:07:41 -0600652
Simon Glass90e627b2015-04-05 16:07:41 -0600653static int designware_eth_start(struct udevice *dev)
654{
Simon Glassfa20e932020-12-03 16:55:20 -0700655 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100656 struct dw_eth_dev *priv = dev_get_priv(dev);
657 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600658
Simon Glassc154fc02017-01-11 11:46:10 +0100659 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100660 if (ret)
661 return ret;
662 ret = designware_eth_enable(priv);
663 if (ret)
664 return ret;
665
666 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600667}
668
Simon Glassc154fc02017-01-11 11:46:10 +0100669int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600670{
671 struct dw_eth_dev *priv = dev_get_priv(dev);
672
673 return _dw_eth_send(priv, packet, length);
674}
675
Simon Glassc154fc02017-01-11 11:46:10 +0100676int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600677{
678 struct dw_eth_dev *priv = dev_get_priv(dev);
679
680 return _dw_eth_recv(priv, packetp);
681}
682
Simon Glassc154fc02017-01-11 11:46:10 +0100683int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600684{
685 struct dw_eth_dev *priv = dev_get_priv(dev);
686
687 return _dw_free_pkt(priv);
688}
689
Simon Glassc154fc02017-01-11 11:46:10 +0100690void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600691{
692 struct dw_eth_dev *priv = dev_get_priv(dev);
693
694 return _dw_eth_halt(priv);
695}
696
Simon Glassc154fc02017-01-11 11:46:10 +0100697int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600698{
Simon Glassfa20e932020-12-03 16:55:20 -0700699 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600700 struct dw_eth_dev *priv = dev_get_priv(dev);
701
702 return _dw_write_hwaddr(priv, pdata->enetaddr);
703}
704
Bin Menged89bd72015-09-11 03:24:35 -0700705static int designware_eth_bind(struct udevice *dev)
706{
Simon Glass900f0da2021-08-01 18:54:34 -0600707 if (IS_ENABLED(CONFIG_PCI)) {
708 static int num_cards;
709 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700710
Simon Glass900f0da2021-08-01 18:54:34 -0600711 /* Create a unique device name for PCI type devices */
712 if (device_is_on_pci_bus(dev)) {
713 sprintf(name, "eth_designware#%u", num_cards++);
714 device_set_name(dev, name);
715 }
Bin Menged89bd72015-09-11 03:24:35 -0700716 }
Bin Menged89bd72015-09-11 03:24:35 -0700717
718 return 0;
719}
720
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100721int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600722{
Simon Glassfa20e932020-12-03 16:55:20 -0700723 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600724 struct dw_eth_dev *priv = dev_get_priv(dev);
Nils Le Roux56b37e72023-12-02 10:39:49 +0100725 phys_addr_t iobase = pdata->iobase;
726 void *ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200727 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800728 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100729#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200730 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100731
732 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200733 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
734 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100735 if (clock_nb > 0) {
736 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
737 GFP_KERNEL);
738 if (!priv->clocks)
739 return -ENOMEM;
740
741 for (i = 0; i < clock_nb; i++) {
742 err = clk_get_by_index(dev, i, &priv->clocks[i]);
743 if (err < 0)
744 break;
745
746 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300747 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100748 pr_err("failed to enable clock %d\n", i);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100749 goto clk_err;
750 }
751 priv->clock_count++;
752 }
753 } else if (clock_nb != -ENOENT) {
754 pr_err("failed to get clock phandle(%d)\n", clock_nb);
755 return clock_nb;
756 }
757#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600758
Jacob Chen7ceacea2017-03-27 16:54:17 +0800759#if defined(CONFIG_DM_REGULATOR)
760 struct udevice *phy_supply;
761
762 ret = device_get_supply_regulator(dev, "phy-supply",
763 &phy_supply);
764 if (ret) {
765 debug("%s: No phy supply\n", dev->name);
766 } else {
767 ret = regulator_set_enable(phy_supply, true);
768 if (ret) {
769 puts("Error enabling phy supply\n");
770 return ret;
771 }
Michael Changb083ea42025-02-05 10:01:06 +0800772#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
773 int phy_uv;
774
775 phy_uv = dev_read_u32_default(dev, "phy-supply-microvolt", 0);
776 if (phy_uv) {
777 ret = regulator_set_value(phy_supply, phy_uv);
778 if (ret) {
779 puts("Error setting phy voltage\n");
780 return ret;
781 }
782 }
783#endif
Jacob Chen7ceacea2017-03-27 16:54:17 +0800784 }
785#endif
786
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800787 ret = reset_get_bulk(dev, &reset_bulk);
788 if (ret)
789 dev_warn(dev, "Can't get reset: %d\n", ret);
790 else
791 reset_deassert_bulk(&reset_bulk);
792
Bin Menged89bd72015-09-11 03:24:35 -0700793 /*
794 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700795 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700796 */
Simon Glass900f0da2021-08-01 18:54:34 -0600797 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Nils Le Roux56b37e72023-12-02 10:39:49 +0100798 u32 pcibase;
Bin Menged89bd72015-09-11 03:24:35 -0700799
Nils Le Roux56b37e72023-12-02 10:39:49 +0100800 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &pcibase);
801 pcibase &= PCI_BASE_ADDRESS_MEM_MASK;
802
803 iobase = dm_pci_mem_to_phys(dev, pcibase);
Bin Menged89bd72015-09-11 03:24:35 -0700804 pdata->iobase = iobase;
805 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
806 }
Bin Menged89bd72015-09-11 03:24:35 -0700807
Nils Le Roux56b37e72023-12-02 10:39:49 +0100808 debug("%s, iobase=%pa, priv=%p\n", __func__, &iobase, priv);
809 ioaddr = phys_to_virt(iobase);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200810 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
811 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600812 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300813 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600814
Neil Armstrong47318c92021-02-24 15:02:39 +0100815#if IS_ENABLED(CONFIG_DM_MDIO)
816 ret = dw_dm_mdio_init(dev->name, dev);
817#else
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200818 ret = dw_mdio_init(dev->name, dev);
Neil Armstrong47318c92021-02-24 15:02:39 +0100819#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200820 if (ret) {
821 err = ret;
822 goto mdio_err;
823 }
Simon Glass90e627b2015-04-05 16:07:41 -0600824 priv->bus = miiphy_get_dev_by_name(dev->name);
Baruch Siachc00982a2023-10-25 11:08:44 +0300825 priv->dev = dev;
Simon Glass90e627b2015-04-05 16:07:41 -0600826
Michael Chang7af30d62025-01-17 18:45:40 +0800827#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
828 if (dev_read_bool(dev, "snps,bitbang-mii")) {
829 int bus_idx;
830
831 debug("\n%s: use bitbang mii..\n", dev->name);
832 ret = gpio_request_by_name(dev, "snps,mdc-gpio", 0,
833 &priv->mdc_gpio, GPIOD_IS_OUT
834 | GPIOD_IS_OUT_ACTIVE);
835 if (ret) {
836 debug("no mdc-gpio\n");
837 return ret;
838 }
839 ret = gpio_request_by_name(dev, "snps,mdio-gpio", 0,
840 &priv->mdio_gpio, GPIOD_IS_OUT
841 | GPIOD_IS_OUT_ACTIVE);
842 if (ret) {
843 debug("no mdio-gpio\n");
844 return ret;
845 }
846 priv->bb_delay = dev_read_u32_default(dev, "snps,bitbang-delay", 1);
847
848 for (bus_idx = 0; bus_idx < bb_miiphy_buses_num; bus_idx++) {
849 if (!bb_miiphy_buses[bus_idx].priv) {
850 bb_miiphy_buses[bus_idx].priv = priv;
851 strlcpy(bb_miiphy_buses[bus_idx].name, priv->bus->name,
852 MDIO_NAME_LEN);
853 priv->bus->read = bb_miiphy_read;
854 priv->bus->write = bb_miiphy_write;
855 break;
856 }
857 }
858 }
859#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600860 ret = dw_phy_init(priv, dev);
861 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200862 if (!ret)
863 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600864
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200865 /* continue here for cleanup if no PHY found */
866 err = ret;
867 mdio_unregister(priv->bus);
868 mdio_free(priv->bus);
869mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100870
871#ifdef CONFIG_CLK
872clk_err:
873 ret = clk_release_all(priv->clocks, priv->clock_count);
874 if (ret)
875 pr_err("failed to disable all clocks\n");
876
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100877#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200878 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600879}
880
Bin Mengf0f02772015-10-07 21:32:38 -0700881static int designware_eth_remove(struct udevice *dev)
882{
883 struct dw_eth_dev *priv = dev_get_priv(dev);
884
885 free(priv->phydev);
886 mdio_unregister(priv->bus);
887 mdio_free(priv->bus);
888
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100889#ifdef CONFIG_CLK
890 return clk_release_all(priv->clocks, priv->clock_count);
891#else
Bin Mengf0f02772015-10-07 21:32:38 -0700892 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100893#endif
Bin Mengf0f02772015-10-07 21:32:38 -0700894}
895
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100896const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -0600897 .start = designware_eth_start,
898 .send = designware_eth_send,
899 .recv = designware_eth_recv,
900 .free_pkt = designware_eth_free_pkt,
901 .stop = designware_eth_stop,
902 .write_hwaddr = designware_eth_write_hwaddr,
903};
904
Simon Glassaad29ae2020-12-03 16:55:21 -0700905int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600906{
Simon Glassfa20e932020-12-03 16:55:20 -0700907 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -0700908#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100909 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300910#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100911 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -0700912#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100913 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300914#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100915 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600916
Philipp Tomsichdcf87632017-09-11 22:04:13 +0200917 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +0200918 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200919 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -0600920 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -0600921
Philipp Tomsichdcf87632017-09-11 22:04:13 +0200922 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +0300923
Simon Glassfa4689a2019-12-06 21:41:35 -0700924#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +0200925 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100926 reset_flags |= GPIOD_ACTIVE_LOW;
927
928 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
929 &priv->reset_gpio, reset_flags);
930 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +0200931 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
932 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100933 } else if (ret == -ENOENT) {
934 ret = 0;
935 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300936#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100937
938 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600939}
940
941static const struct udevice_id designware_eth_ids[] = {
942 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +0200943 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +0100944 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +0300945 { .compatible = "snps,arc-dwmac-3.70a" },
Kongyang Liu1fbf86c2024-04-20 15:00:27 +0800946 { .compatible = "sophgo,cv1800b-dwmac" },
Simon Glass90e627b2015-04-05 16:07:41 -0600947 { }
948};
949
Marek Vasut7e7e6172015-07-25 18:42:34 +0200950U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -0600951 .name = "eth_designware",
952 .id = UCLASS_ETH,
953 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700954 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -0700955 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -0600956 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -0700957 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -0600958 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700959 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -0700960 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -0600961 .flags = DM_FLAG_ALLOC_PRIV_DMA,
962};
Bin Menged89bd72015-09-11 03:24:35 -0700963
964static struct pci_device_id supported[] = {
965 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
966 { }
967};
968
969U_BOOT_PCI_DEVICE(eth_designware, supported);
Michael Chang7af30d62025-01-17 18:45:40 +0800970
971#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
972static int dw_eth_bb_mdio_active(struct bb_miiphy_bus *bus)
973{
974 struct dw_eth_dev *priv = bus->priv;
975 struct gpio_desc *desc = &priv->mdio_gpio;
976
977 desc->flags = 0;
978 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
979
980 return 0;
981}
982
983static int dw_eth_bb_mdio_tristate(struct bb_miiphy_bus *bus)
984{
985 struct dw_eth_dev *priv = bus->priv;
986 struct gpio_desc *desc = &priv->mdio_gpio;
987
988 desc->flags = 0;
989 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_IN);
990
991 return 0;
992}
993
994static int dw_eth_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
995{
996 struct dw_eth_dev *priv = bus->priv;
997
998 if (v)
999 dm_gpio_set_value(&priv->mdio_gpio, 1);
1000 else
1001 dm_gpio_set_value(&priv->mdio_gpio, 0);
1002
1003 return 0;
1004}
1005
1006static int dw_eth_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
1007{
1008 struct dw_eth_dev *priv = bus->priv;
1009
1010 *v = dm_gpio_get_value(&priv->mdio_gpio);
1011
1012 return 0;
1013}
1014
1015static int dw_eth_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
1016{
1017 struct dw_eth_dev *priv = bus->priv;
1018
1019 if (v)
1020 dm_gpio_set_value(&priv->mdc_gpio, 1);
1021 else
1022 dm_gpio_set_value(&priv->mdc_gpio, 0);
1023
1024 return 0;
1025}
1026
1027static int dw_eth_bb_delay(struct bb_miiphy_bus *bus)
1028{
1029 struct dw_eth_dev *priv = bus->priv;
1030
1031 udelay(priv->bb_delay);
1032 return 0;
1033}
1034
1035struct bb_miiphy_bus bb_miiphy_buses[] = {
1036 {
1037 .name = BB_MII_DEVNAME,
1038 .mdio_active = dw_eth_bb_mdio_active,
1039 .mdio_tristate = dw_eth_bb_mdio_tristate,
1040 .set_mdio = dw_eth_bb_set_mdio,
1041 .get_mdio = dw_eth_bb_get_mdio,
1042 .set_mdc = dw_eth_bb_set_mdc,
1043 .delay = dw_eth_bb_delay,
1044 .priv = NULL,
1045 }
1046};
1047
1048int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
1049#endif