blob: 74cf8271e67b1824cca39fd72cd247d03b3bb84c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060013#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060014#include <errno.h>
Jonas Karlman2603bbc2024-01-18 07:19:45 +000015#include <eth_phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Baruch Siachc00982a2023-10-25 11:08:44 +030022#include <phys2bus.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010025#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010027#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020028#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053030#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080031#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053032#include <asm/io.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060033#include <linux/printk.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080034#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053035#include "designware.h"
Jim Liu0c05b902025-02-11 10:02:01 +080036#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
37#include <asm/arch/gmac.h>
38#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +053039
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040040static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
41{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010042 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
43 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040044 ulong start;
45 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050046 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040047
48 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
49 ((reg << MIIREGSHIFT) & MII_REGMSK);
50
51 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
52
53 start = get_timer(0);
54 while (get_timer(start) < timeout) {
55 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
56 return readl(&mac_p->miidata);
57 udelay(10);
58 };
59
Simon Glasse50c4d12015-04-05 16:07:40 -060060 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040061}
62
63static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
64 u16 val)
65{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010066 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040068 ulong start;
69 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050070 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040071
72 writel(val, &mac_p->miidata);
73 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
74 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
75
76 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
77
78 start = get_timer(0);
79 while (get_timer(start) < timeout) {
80 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
81 ret = 0;
82 break;
83 }
84 udelay(10);
85 };
86
87 return ret;
88}
89
Tom Rinie4bb4a22022-11-27 10:25:07 -050090#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020091static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010092{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010093 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070094 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010095 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200121
122static int dw_mdio_reset(struct mii_dev *bus)
123{
124 struct udevice *dev = bus->priv;
125
126 return __dw_mdio_reset(dev);
127}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100128#endif
129
Neil Armstrong47318c92021-02-24 15:02:39 +0100130#if IS_ENABLED(CONFIG_DM_MDIO)
131int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
132{
133 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
134
135 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
136}
137
138int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
139{
140 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
141
142 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
143}
144
145#if CONFIG_IS_ENABLED(DM_GPIO)
146int designware_eth_mdio_reset(struct udevice *mdio_dev)
147{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200148 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
149 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100150
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200151 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100152}
153#endif
154
155static const struct mdio_ops designware_eth_mdio_ops = {
156 .read = designware_eth_mdio_read,
157 .write = designware_eth_mdio_write,
158#if CONFIG_IS_ENABLED(DM_GPIO)
159 .reset = designware_eth_mdio_reset,
160#endif
161};
162
163static int designware_eth_mdio_probe(struct udevice *dev)
164{
165 /* Use the priv data of parent */
166 dev_set_priv(dev, dev_get_priv(dev->parent));
167
168 return 0;
169}
170
171U_BOOT_DRIVER(designware_eth_mdio) = {
172 .name = "eth_designware_mdio",
173 .id = UCLASS_MDIO,
174 .probe = designware_eth_mdio_probe,
175 .ops = &designware_eth_mdio_ops,
176 .plat_auto = sizeof(struct mdio_perdev_priv),
177};
178#endif
179
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100180static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400181{
182 struct mii_dev *bus = mdio_alloc();
183
184 if (!bus) {
185 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600186 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400187 }
188
189 bus->read = dw_mdio_read;
190 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000191 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500192#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100193 bus->reset = dw_mdio_reset;
194#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400195
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100196 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400197
198 return mdio_register(bus);
199}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000200
Neil Armstrong47318c92021-02-24 15:02:39 +0100201#if IS_ENABLED(CONFIG_DM_MDIO)
202static int dw_dm_mdio_init(const char *name, void *priv)
203{
204 struct udevice *dev = priv;
205 ofnode node;
206 int ret;
207
208 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
209 const char *subnode_name = ofnode_get_name(node);
210 struct udevice *mdiodev;
211
212 if (strcmp(subnode_name, "mdio"))
213 continue;
214
215 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
216 subnode_name, node, &mdiodev);
217 if (ret)
218 debug("%s: not able to bind mdio device node\n", __func__);
219
220 return 0;
221 }
222
223 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
224
225 return dw_mdio_init(name, priv);
226}
227#endif
228
Marek Vasut7d840832025-02-22 21:33:17 +0100229#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
230static int dw_eth_bb_mdio_active(struct bb_miiphy_bus *bus)
231{
232 struct dw_eth_dev *priv = bus->priv;
233 struct gpio_desc *desc = &priv->mdio_gpio;
234
235 desc->flags = 0;
236 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
237
238 return 0;
239}
240
241static int dw_eth_bb_mdio_tristate(struct bb_miiphy_bus *bus)
242{
243 struct dw_eth_dev *priv = bus->priv;
244 struct gpio_desc *desc = &priv->mdio_gpio;
245
246 desc->flags = 0;
247 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_IN);
248
249 return 0;
250}
251
252static int dw_eth_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
253{
254 struct dw_eth_dev *priv = bus->priv;
255
256 if (v)
257 dm_gpio_set_value(&priv->mdio_gpio, 1);
258 else
259 dm_gpio_set_value(&priv->mdio_gpio, 0);
260
261 return 0;
262}
263
264static int dw_eth_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
265{
266 struct dw_eth_dev *priv = bus->priv;
267
268 *v = dm_gpio_get_value(&priv->mdio_gpio);
269
270 return 0;
271}
272
273static int dw_eth_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
274{
275 struct dw_eth_dev *priv = bus->priv;
276
277 if (v)
278 dm_gpio_set_value(&priv->mdc_gpio, 1);
279 else
280 dm_gpio_set_value(&priv->mdc_gpio, 0);
281
282 return 0;
283}
284
285static int dw_eth_bb_delay(struct bb_miiphy_bus *bus)
286{
287 struct dw_eth_dev *priv = bus->priv;
288
289 udelay(priv->bb_delay);
290 return 0;
291}
292
293struct bb_miiphy_bus bb_miiphy_buses[] = {
294 {
295 .name = BB_MII_DEVNAME,
296 .mdio_active = dw_eth_bb_mdio_active,
297 .mdio_tristate = dw_eth_bb_mdio_tristate,
298 .set_mdio = dw_eth_bb_set_mdio,
299 .get_mdio = dw_eth_bb_get_mdio,
300 .set_mdc = dw_eth_bb_set_mdc,
301 .delay = dw_eth_bb_delay,
302 }
303};
304
305int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
Marek Vasut46f02ca2025-02-22 21:33:21 +0100306
307static int dw_bb_mdio_init(const char *name, struct udevice *dev)
308{
309 struct dw_eth_dev *dwpriv = dev_get_priv(dev);
Marek Vasuta6185522025-02-22 21:33:27 +0100310 struct bb_miiphy_bus *bb_miiphy = bb_miiphy_alloc();
311 struct mii_dev *bus;
Marek Vasut46f02ca2025-02-22 21:33:21 +0100312 int ret;
313
Marek Vasuta6185522025-02-22 21:33:27 +0100314 if (!bb_miiphy) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100315 printf("Failed to allocate MDIO bus\n");
316 return -ENOMEM;
317 }
318
Marek Vasuta6185522025-02-22 21:33:27 +0100319 bus = &bb_miiphy->mii;
320
Marek Vasut46f02ca2025-02-22 21:33:21 +0100321 debug("\n%s: use bitbang mii..\n", dev->name);
322 ret = gpio_request_by_name(dev, "snps,mdc-gpio", 0,
323 &dwpriv->mdc_gpio,
324 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
325 if (ret) {
326 debug("no mdc-gpio\n");
327 return ret;
328 }
329 ret = gpio_request_by_name(dev, "snps,mdio-gpio", 0,
330 &dwpriv->mdio_gpio,
331 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
332 if (ret) {
333 debug("no mdio-gpio\n");
334 return ret;
335 }
336 dwpriv->bb_delay = dev_read_u32_default(dev, "snps,bitbang-delay", 1);
337
338 dwpriv->bus = bus;
339 dwpriv->dev = dev;
340
341 bb_miiphy_buses[0].priv = dwpriv;
342 snprintf(bus->name, sizeof(bus->name), "%s", name);
343 strlcpy(bb_miiphy_buses[0].name, bus->name, MDIO_NAME_LEN);
344 bus->read = bb_miiphy_read;
345 bus->write = bb_miiphy_write;
346#if CONFIG_IS_ENABLED(DM_GPIO)
347 bus->reset = dw_mdio_reset;
348#endif
349 bus->priv = dwpriv;
350
Marek Vasuta6185522025-02-22 21:33:27 +0100351 /* Copy the bus accessors, name and private data */
352 bb_miiphy->mdio_active = dw_eth_bb_mdio_active;
353 bb_miiphy->mdio_tristate = dw_eth_bb_mdio_tristate;
354 bb_miiphy->set_mdio = dw_eth_bb_set_mdio;
355 bb_miiphy->get_mdio = dw_eth_bb_get_mdio;
356 bb_miiphy->set_mdc = dw_eth_bb_set_mdc;
357 bb_miiphy->delay = dw_eth_bb_delay;
358 strlcpy(bb_miiphy->name, bus->name, MDIO_NAME_LEN);
359
Marek Vasut46f02ca2025-02-22 21:33:21 +0100360 return mdio_register(bus);
361}
Marek Vasut7d840832025-02-22 21:33:17 +0100362#endif
363
Simon Glasse50c4d12015-04-05 16:07:40 -0600364static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530365{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530366 struct eth_dma_regs *dma_p = priv->dma_regs_p;
367 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
368 char *txbuffs = &priv->txbuffs[0];
369 struct dmamacdescr *desc_p;
370 u32 idx;
371
Tom Rini364d0022023-01-10 11:19:45 -0500372 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530373 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300374 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
375 (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE]);
376 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
377 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530378
379#if defined(CONFIG_DW_ALTDESCRIPTOR)
380 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100381 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
382 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530383 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
384
385 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
386 desc_p->dmamac_cntl = 0;
387 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
388#else
389 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
390 desc_p->txrx_status = 0;
391#endif
392 }
393
394 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300395 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530396
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400397 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200398 flush_dcache_range((ulong)priv->tx_mac_descrtable,
399 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400400 sizeof(priv->tx_mac_descrtable));
401
Baruch Siachc00982a2023-10-25 11:08:44 +0300402 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
403 &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400404 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530405}
406
Simon Glasse50c4d12015-04-05 16:07:40 -0600407static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530408{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530409 struct eth_dma_regs *dma_p = priv->dma_regs_p;
410 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
411 char *rxbuffs = &priv->rxbuffs[0];
412 struct dmamacdescr *desc_p;
413 u32 idx;
414
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400415 /* Before passing buffers to GMAC we need to make sure zeros
416 * written there right after "priv" structure allocation were
417 * flushed into RAM.
418 * Otherwise there's a chance to get some of them flushed in RAM when
419 * GMAC is already pushing data to RAM via DMA. This way incoming from
420 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200421 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400422
Tom Rini364d0022023-01-10 11:19:45 -0500423 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530424 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300425 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
426 (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE]);
427 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
428 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530429
430 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100431 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530432 DESC_RXCTRL_RXCHAIN;
433
434 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
435 }
436
437 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300438 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530439
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400440 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200441 flush_dcache_range((ulong)priv->rx_mac_descrtable,
442 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400443 sizeof(priv->rx_mac_descrtable));
444
Baruch Siachc00982a2023-10-25 11:08:44 +0300445 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
446 &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400447 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530448}
449
Simon Glasse50c4d12015-04-05 16:07:40 -0600450static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530451{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400452 struct eth_mac_regs *mac_p = priv->mac_regs_p;
453 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400454
455 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
456 (mac_id[3] << 24);
457 macid_hi = mac_id[4] + (mac_id[5] << 8);
458
459 writel(macid_hi, &mac_p->macaddr0hi);
460 writel(macid_lo, &mac_p->macaddr0lo);
461
462 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530463}
464
Simon Glass4afa85e2017-01-11 11:46:08 +0100465static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
466 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530467{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400468 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530469
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400470 if (!phydev->link) {
471 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100472 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400473 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530474
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400475 if (phydev->speed != 1000)
476 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300477 else
478 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530479
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400480 if (phydev->speed == 100)
481 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530482
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400483 if (phydev->duplex)
484 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000485
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400486 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530487
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400488 printf("Speed: %d, %s duplex%s\n", phydev->speed,
489 (phydev->duplex) ? "full" : "half",
490 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100491
Jim Liu4ef2a112024-04-08 16:50:17 +0800492#ifdef CONFIG_ARCH_NPCM8XX
Jim Liu0c05b902025-02-11 10:02:01 +0800493 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
494 unsigned int start;
495
496 /* Indirect access to VR_MII_MMD registers */
497 writew((VR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
498 /* Set PCS_Mode to SGMII */
499 clrsetbits_le16(PCS_BA + VR_MII_MMD_AN_CTRL, BIT(1), BIT(2));
500 /* Set Auto Speed Mode Change */
501 setbits_le16(PCS_BA + VR_MII_MMD_CTRL1, BIT(9));
502 /* Indirect access to SR_MII_MMD registers */
503 writew((SR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
504 /* Restart Auto-Negotiation */
505 setbits_le16(PCS_BA + SR_MII_MMD_CTRL, BIT(9) | BIT(12));
506
507 printf("SGMII PHY Wait for link up \n");
508 /* SGMII PHY Wait for link up */
509 start = get_timer(0);
510 while (!(readw(PCS_BA + SR_MII_MMD_STS) & BIT(2))) {
511 if (get_timer(start) >= LINK_UP_TIMEOUT) {
512 printf("PHY link up timeout\n");
513 return -ETIMEDOUT;
514 }
515 mdelay(1);
516 };
517 }
Jim Liu4ef2a112024-04-08 16:50:17 +0800518 /* Pass all Multicast Frames */
519 setbits_le32(&mac_p->framefilt, BIT(4));
Jim Liu4ef2a112024-04-08 16:50:17 +0800520#endif
Jim Liu0c05b902025-02-11 10:02:01 +0800521
Simon Glass4afa85e2017-01-11 11:46:08 +0100522 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530523}
524
Simon Glasse50c4d12015-04-05 16:07:40 -0600525static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530526{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530527 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400528 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530529
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400530 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
531 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530532
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400533 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530534}
535
Simon Glassc154fc02017-01-11 11:46:10 +0100536int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530537{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530538 struct eth_mac_regs *mac_p = priv->mac_regs_p;
539 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400540 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600541 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530542
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400543 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000544
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200545 /*
546 * When a MII PHY is used, we must set the PS bit for the DMA
547 * reset to succeed.
548 */
549 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
550 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
551 else
552 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
553
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400554 start = get_timer(0);
555 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500556 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300557 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600558 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300559 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200560
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400561 mdelay(100);
562 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530563
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800564 /*
565 * Soft reset above clears HW address registers.
566 * So we have to set it here once again.
567 */
568 _dw_write_hwaddr(priv, enetaddr);
569
Simon Glasse50c4d12015-04-05 16:07:40 -0600570 rx_descs_init(priv);
571 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530572
Ian Campbell4164b742014-05-08 22:26:35 +0100573 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530574
Sonic Zhangb917b622015-01-29 14:38:50 +0800575#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400576 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
577 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800578#else
579 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
580 &dma_p->opmode);
581#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530582
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400583 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530584
Sonic Zhang962c95c2015-01-29 13:37:31 +0800585#ifdef CONFIG_DW_AXI_BURST_LEN
586 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
587#endif
588
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400589 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600590 ret = phy_startup(priv->phydev);
591 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400592 printf("Could not initialize PHY %s\n",
593 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600594 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530595 }
596
Simon Glass4afa85e2017-01-11 11:46:08 +0100597 ret = dw_adjust_link(priv, mac_p, priv->phydev);
598 if (ret)
599 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530600
Simon Glass3240e942017-01-11 11:46:09 +0100601 return 0;
602}
603
Simon Glassc154fc02017-01-11 11:46:10 +0100604int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100605{
606 struct eth_mac_regs *mac_p = priv->mac_regs_p;
607
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400608 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600609 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530610
Armando Visconti038c9d52012-03-26 00:09:55 +0000611 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530612
613 return 0;
614}
615
Florian Fainelli65f686b2017-12-09 14:59:55 -0800616#define ETH_ZLEN 60
617
Simon Glasse50c4d12015-04-05 16:07:40 -0600618static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530619{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530620 struct eth_dma_regs *dma_p = priv->dma_regs_p;
621 u32 desc_num = priv->tx_currdescnum;
622 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200623 ulong desc_start = (ulong)desc_p;
624 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200625 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300626 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200627 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100628 /*
629 * Strictly we only need to invalidate the "txrx_status" field
630 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200631 * invalidate only 4 bytes, so we flush the entire descriptor,
632 * which is 16 bytes in total. This is safe because the
633 * individual descriptors in the array are each aligned to
634 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100635 */
Marek Vasut15193042014-09-15 01:05:23 +0200636 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400637
Vipin KUMAR1f873122010-06-29 10:53:34 +0530638 /* Check if the descriptor is owned by CPU */
639 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
640 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600641 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530642 }
643
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200644 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100645 if (length < ETH_ZLEN) {
646 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
647 length = ETH_ZLEN;
648 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530649
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400650 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200651 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400652
Vipin KUMAR1f873122010-06-29 10:53:34 +0530653#if defined(CONFIG_DW_ALTDESCRIPTOR)
654 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100655 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
656 ((length << DESC_TXCTRL_SIZE1SHFT) &
657 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530658
659 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
660 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
661#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100662 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
663 ((length << DESC_TXCTRL_SIZE1SHFT) &
664 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
665 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530666
667 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
668#endif
669
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400670 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200671 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400672
Vipin KUMAR1f873122010-06-29 10:53:34 +0530673 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500674 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530675 desc_num = 0;
676
677 priv->tx_currdescnum = desc_num;
678
679 /* Start the transmission */
680 writel(POLL_DATA, &dma_p->txpolldemand);
681
682 return 0;
683}
684
Simon Glass90e627b2015-04-05 16:07:41 -0600685static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530686{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400687 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530688 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600689 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200690 ulong desc_start = (ulong)desc_p;
691 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200692 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300693 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200694 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530695
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400696 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200697 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400698
699 status = desc_p->txrx_status;
700
Vipin KUMAR1f873122010-06-29 10:53:34 +0530701 /* Check if the owner is the CPU */
702 if (!(status & DESC_RXSTS_OWNBYDMA)) {
703
Marek Vasut4ab539a2015-12-20 03:59:23 +0100704 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530705 DESC_RXSTS_FRMLENSHFT;
706
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400707 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200708 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
709 invalidate_dcache_range(data_start, data_end);
Baruch Siachc00982a2023-10-25 11:08:44 +0300710 *packetp = (uchar *)(ulong)dev_bus_to_phys(priv->dev,
711 desc_p->dmamac_addr);
Simon Glass90e627b2015-04-05 16:07:41 -0600712 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400713
Simon Glass90e627b2015-04-05 16:07:41 -0600714 return length;
715}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530716
Simon Glass90e627b2015-04-05 16:07:41 -0600717static int _dw_free_pkt(struct dw_eth_dev *priv)
718{
719 u32 desc_num = priv->rx_currdescnum;
720 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200721 ulong desc_start = (ulong)desc_p;
722 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600723 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Jim Liu1f031a02024-04-08 16:49:02 +0800724 ulong data_start = desc_p->dmamac_addr;
725 ulong data_end = data_start + roundup(CFG_ETH_BUFSIZE, ARCH_DMA_MINALIGN);
726
727 /* Invalidate the descriptor buffer data */
728 invalidate_dcache_range(data_start, data_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530729
Simon Glass90e627b2015-04-05 16:07:41 -0600730 /*
731 * Make the current descriptor valid again and go to
732 * the next one
733 */
734 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400735
Simon Glass90e627b2015-04-05 16:07:41 -0600736 /* Flush only status field - others weren't changed */
737 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530738
Simon Glass90e627b2015-04-05 16:07:41 -0600739 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500740 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600741 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530742 priv->rx_currdescnum = desc_num;
743
Simon Glass90e627b2015-04-05 16:07:41 -0600744 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530745}
746
Simon Glasse50c4d12015-04-05 16:07:40 -0600747static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530748{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400749 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100750 int ret;
751
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000752 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
753 eth_phy_set_mdio_bus(dev, NULL);
754
Tom Rinie4bb4a22022-11-27 10:25:07 -0500755#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100756 phydev = dm_eth_phy_connect(dev);
757 if (!phydev)
758 return -ENODEV;
759#else
760 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530761
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000762 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
763 phy_addr = eth_phy_get_addr(dev);
764
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400765#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200766 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530767#endif
768
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200769 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400770 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600771 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100772#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530773
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400774 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300775 if (priv->max_speed) {
776 ret = phy_set_supported(phydev, priv->max_speed);
777 if (ret)
778 return ret;
779 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400780 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530781
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400782 priv->phydev = phydev;
783 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530784
Simon Glasse50c4d12015-04-05 16:07:40 -0600785 return 0;
786}
Simon Glass90e627b2015-04-05 16:07:41 -0600787
Simon Glass90e627b2015-04-05 16:07:41 -0600788static int designware_eth_start(struct udevice *dev)
789{
Simon Glassfa20e932020-12-03 16:55:20 -0700790 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100791 struct dw_eth_dev *priv = dev_get_priv(dev);
792 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600793
Simon Glassc154fc02017-01-11 11:46:10 +0100794 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100795 if (ret)
796 return ret;
797 ret = designware_eth_enable(priv);
798 if (ret)
799 return ret;
800
801 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600802}
803
Simon Glassc154fc02017-01-11 11:46:10 +0100804int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600805{
806 struct dw_eth_dev *priv = dev_get_priv(dev);
807
808 return _dw_eth_send(priv, packet, length);
809}
810
Simon Glassc154fc02017-01-11 11:46:10 +0100811int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600812{
813 struct dw_eth_dev *priv = dev_get_priv(dev);
814
815 return _dw_eth_recv(priv, packetp);
816}
817
Simon Glassc154fc02017-01-11 11:46:10 +0100818int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600819{
820 struct dw_eth_dev *priv = dev_get_priv(dev);
821
822 return _dw_free_pkt(priv);
823}
824
Simon Glassc154fc02017-01-11 11:46:10 +0100825void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600826{
827 struct dw_eth_dev *priv = dev_get_priv(dev);
828
829 return _dw_eth_halt(priv);
830}
831
Simon Glassc154fc02017-01-11 11:46:10 +0100832int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600833{
Simon Glassfa20e932020-12-03 16:55:20 -0700834 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600835 struct dw_eth_dev *priv = dev_get_priv(dev);
836
837 return _dw_write_hwaddr(priv, pdata->enetaddr);
838}
839
Bin Menged89bd72015-09-11 03:24:35 -0700840static int designware_eth_bind(struct udevice *dev)
841{
Simon Glass900f0da2021-08-01 18:54:34 -0600842 if (IS_ENABLED(CONFIG_PCI)) {
843 static int num_cards;
844 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700845
Simon Glass900f0da2021-08-01 18:54:34 -0600846 /* Create a unique device name for PCI type devices */
847 if (device_is_on_pci_bus(dev)) {
848 sprintf(name, "eth_designware#%u", num_cards++);
849 device_set_name(dev, name);
850 }
Bin Menged89bd72015-09-11 03:24:35 -0700851 }
Bin Menged89bd72015-09-11 03:24:35 -0700852
853 return 0;
854}
855
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100856int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600857{
Simon Glassfa20e932020-12-03 16:55:20 -0700858 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600859 struct dw_eth_dev *priv = dev_get_priv(dev);
Marek Vasut46f02ca2025-02-22 21:33:21 +0100860 bool __maybe_unused bbmiiphy = false;
Nils Le Roux56b37e72023-12-02 10:39:49 +0100861 phys_addr_t iobase = pdata->iobase;
862 void *ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200863 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800864 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100865#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200866 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100867
868 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200869 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
870 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100871 if (clock_nb > 0) {
872 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
873 GFP_KERNEL);
874 if (!priv->clocks)
875 return -ENOMEM;
876
877 for (i = 0; i < clock_nb; i++) {
878 err = clk_get_by_index(dev, i, &priv->clocks[i]);
879 if (err < 0)
880 break;
881
882 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300883 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100884 pr_err("failed to enable clock %d\n", i);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100885 goto clk_err;
886 }
887 priv->clock_count++;
888 }
889 } else if (clock_nb != -ENOENT) {
890 pr_err("failed to get clock phandle(%d)\n", clock_nb);
891 return clock_nb;
892 }
893#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600894
Jacob Chen7ceacea2017-03-27 16:54:17 +0800895#if defined(CONFIG_DM_REGULATOR)
896 struct udevice *phy_supply;
897
898 ret = device_get_supply_regulator(dev, "phy-supply",
899 &phy_supply);
900 if (ret) {
901 debug("%s: No phy supply\n", dev->name);
902 } else {
903 ret = regulator_set_enable(phy_supply, true);
904 if (ret) {
905 puts("Error enabling phy supply\n");
906 return ret;
907 }
Michael Changb083ea42025-02-05 10:01:06 +0800908#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
909 int phy_uv;
910
911 phy_uv = dev_read_u32_default(dev, "phy-supply-microvolt", 0);
912 if (phy_uv) {
913 ret = regulator_set_value(phy_supply, phy_uv);
914 if (ret) {
915 puts("Error setting phy voltage\n");
916 return ret;
917 }
918 }
919#endif
Jacob Chen7ceacea2017-03-27 16:54:17 +0800920 }
921#endif
922
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800923 ret = reset_get_bulk(dev, &reset_bulk);
924 if (ret)
925 dev_warn(dev, "Can't get reset: %d\n", ret);
926 else
927 reset_deassert_bulk(&reset_bulk);
928
Bin Menged89bd72015-09-11 03:24:35 -0700929 /*
930 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700931 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700932 */
Simon Glass900f0da2021-08-01 18:54:34 -0600933 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Nils Le Roux56b37e72023-12-02 10:39:49 +0100934 u32 pcibase;
Bin Menged89bd72015-09-11 03:24:35 -0700935
Nils Le Roux56b37e72023-12-02 10:39:49 +0100936 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &pcibase);
937 pcibase &= PCI_BASE_ADDRESS_MEM_MASK;
938
939 iobase = dm_pci_mem_to_phys(dev, pcibase);
Bin Menged89bd72015-09-11 03:24:35 -0700940 pdata->iobase = iobase;
941 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
942 }
Bin Menged89bd72015-09-11 03:24:35 -0700943
Nils Le Roux56b37e72023-12-02 10:39:49 +0100944 debug("%s, iobase=%pa, priv=%p\n", __func__, &iobase, priv);
945 ioaddr = phys_to_virt(iobase);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200946 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
947 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600948 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300949 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600950
Michael Chang7af30d62025-01-17 18:45:40 +0800951#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
Marek Vasut46f02ca2025-02-22 21:33:21 +0100952 bbmiiphy = dev_read_bool(dev, "snps,bitbang-mii");
953 if (bbmiiphy) {
954 ret = dw_bb_mdio_init(dev->name, dev);
Michael Chang7af30d62025-01-17 18:45:40 +0800955 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100956 err = ret;
957 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800958 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100959 } else
960#endif
961 {
962#if IS_ENABLED(CONFIG_DM_MDIO)
963 ret = dw_dm_mdio_init(dev->name, dev);
964#else
965 ret = dw_mdio_init(dev->name, dev);
966#endif
Michael Chang7af30d62025-01-17 18:45:40 +0800967 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100968 err = ret;
969 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800970 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100971 priv->bus = miiphy_get_dev_by_name(dev->name);
972 priv->dev = dev;
Michael Chang7af30d62025-01-17 18:45:40 +0800973 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100974
Simon Glass90e627b2015-04-05 16:07:41 -0600975 ret = dw_phy_init(priv, dev);
976 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200977 if (!ret)
978 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600979
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200980 /* continue here for cleanup if no PHY found */
981 err = ret;
982 mdio_unregister(priv->bus);
Marek Vasuta6185522025-02-22 21:33:27 +0100983#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
984 if (bbmiiphy)
985 bb_miiphy_free(container_of(priv->bus, struct bb_miiphy_bus, mii));
986 else
987#endif
988 mdio_free(priv->bus);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200989mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100990
991#ifdef CONFIG_CLK
992clk_err:
993 ret = clk_release_all(priv->clocks, priv->clock_count);
994 if (ret)
995 pr_err("failed to disable all clocks\n");
996
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100997#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200998 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600999}
1000
Bin Mengf0f02772015-10-07 21:32:38 -07001001static int designware_eth_remove(struct udevice *dev)
1002{
1003 struct dw_eth_dev *priv = dev_get_priv(dev);
1004
1005 free(priv->phydev);
1006 mdio_unregister(priv->bus);
1007 mdio_free(priv->bus);
1008
Patrice Chotardeebcf8c2017-11-29 09:06:11 +01001009#ifdef CONFIG_CLK
1010 return clk_release_all(priv->clocks, priv->clock_count);
1011#else
Bin Mengf0f02772015-10-07 21:32:38 -07001012 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +01001013#endif
Bin Mengf0f02772015-10-07 21:32:38 -07001014}
1015
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +01001016const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -06001017 .start = designware_eth_start,
1018 .send = designware_eth_send,
1019 .recv = designware_eth_recv,
1020 .free_pkt = designware_eth_free_pkt,
1021 .stop = designware_eth_stop,
1022 .write_hwaddr = designware_eth_write_hwaddr,
1023};
1024
Simon Glassaad29ae2020-12-03 16:55:21 -07001025int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -06001026{
Simon Glassfa20e932020-12-03 16:55:20 -07001027 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -07001028#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001029 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001030#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001031 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -07001032#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001033 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001034#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001035 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -06001036
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001037 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +02001038 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +02001039 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -06001040 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -06001041
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001042 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +03001043
Simon Glassfa4689a2019-12-06 21:41:35 -07001044#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +02001045 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001046 reset_flags |= GPIOD_ACTIVE_LOW;
1047
1048 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
1049 &priv->reset_gpio, reset_flags);
1050 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +02001051 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
1052 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001053 } else if (ret == -ENOENT) {
1054 ret = 0;
1055 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001056#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001057
1058 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -06001059}
1060
1061static const struct udevice_id designware_eth_ids[] = {
1062 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +02001063 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +01001064 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +03001065 { .compatible = "snps,arc-dwmac-3.70a" },
Kongyang Liu1fbf86c2024-04-20 15:00:27 +08001066 { .compatible = "sophgo,cv1800b-dwmac" },
Simon Glass90e627b2015-04-05 16:07:41 -06001067 { }
1068};
1069
Marek Vasut7e7e6172015-07-25 18:42:34 +02001070U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -06001071 .name = "eth_designware",
1072 .id = UCLASS_ETH,
1073 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001074 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -07001075 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -06001076 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -07001077 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -06001078 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001079 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -07001080 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -06001081 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1082};
Bin Menged89bd72015-09-11 03:24:35 -07001083
1084static struct pci_device_id supported[] = {
1085 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
1086 { }
1087};
1088
1089U_BOOT_PCI_DEVICE(eth_designware, supported);