blob: 95a459cec2a5ccfe50c0260244a172f151c25a3a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060013#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060014#include <errno.h>
Jonas Karlman2603bbc2024-01-18 07:19:45 +000015#include <eth_phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Baruch Siachc00982a2023-10-25 11:08:44 +030022#include <phys2bus.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010025#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010027#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020028#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053030#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080031#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053032#include <asm/io.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060033#include <linux/printk.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080034#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053035#include "designware.h"
Jim Liu0c05b902025-02-11 10:02:01 +080036#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
37#include <asm/arch/gmac.h>
38#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +053039
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040040static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
41{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010042 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
43 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040044 ulong start;
45 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050046 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040047
48 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
49 ((reg << MIIREGSHIFT) & MII_REGMSK);
50
51 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
52
53 start = get_timer(0);
54 while (get_timer(start) < timeout) {
55 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
56 return readl(&mac_p->miidata);
57 udelay(10);
58 };
59
Simon Glasse50c4d12015-04-05 16:07:40 -060060 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040061}
62
63static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
64 u16 val)
65{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010066 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040068 ulong start;
69 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050070 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040071
72 writel(val, &mac_p->miidata);
73 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
74 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
75
76 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
77
78 start = get_timer(0);
79 while (get_timer(start) < timeout) {
80 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
81 ret = 0;
82 break;
83 }
84 udelay(10);
85 };
86
87 return ret;
88}
89
Tom Rinie4bb4a22022-11-27 10:25:07 -050090#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020091static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010092{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010093 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070094 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010095 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200121
122static int dw_mdio_reset(struct mii_dev *bus)
123{
124 struct udevice *dev = bus->priv;
125
126 return __dw_mdio_reset(dev);
127}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100128#endif
129
Neil Armstrong47318c92021-02-24 15:02:39 +0100130#if IS_ENABLED(CONFIG_DM_MDIO)
131int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
132{
133 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
134
135 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
136}
137
138int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
139{
140 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
141
142 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
143}
144
145#if CONFIG_IS_ENABLED(DM_GPIO)
146int designware_eth_mdio_reset(struct udevice *mdio_dev)
147{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200148 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
149 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100150
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200151 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100152}
153#endif
154
155static const struct mdio_ops designware_eth_mdio_ops = {
156 .read = designware_eth_mdio_read,
157 .write = designware_eth_mdio_write,
158#if CONFIG_IS_ENABLED(DM_GPIO)
159 .reset = designware_eth_mdio_reset,
160#endif
161};
162
163static int designware_eth_mdio_probe(struct udevice *dev)
164{
165 /* Use the priv data of parent */
166 dev_set_priv(dev, dev_get_priv(dev->parent));
167
168 return 0;
169}
170
171U_BOOT_DRIVER(designware_eth_mdio) = {
172 .name = "eth_designware_mdio",
173 .id = UCLASS_MDIO,
174 .probe = designware_eth_mdio_probe,
175 .ops = &designware_eth_mdio_ops,
176 .plat_auto = sizeof(struct mdio_perdev_priv),
177};
178#endif
179
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100180static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400181{
182 struct mii_dev *bus = mdio_alloc();
183
184 if (!bus) {
185 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600186 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400187 }
188
189 bus->read = dw_mdio_read;
190 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000191 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500192#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100193 bus->reset = dw_mdio_reset;
194#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400195
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100196 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400197
198 return mdio_register(bus);
199}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000200
Neil Armstrong47318c92021-02-24 15:02:39 +0100201#if IS_ENABLED(CONFIG_DM_MDIO)
202static int dw_dm_mdio_init(const char *name, void *priv)
203{
204 struct udevice *dev = priv;
205 ofnode node;
206 int ret;
207
208 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
209 const char *subnode_name = ofnode_get_name(node);
210 struct udevice *mdiodev;
211
212 if (strcmp(subnode_name, "mdio"))
213 continue;
214
215 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
216 subnode_name, node, &mdiodev);
217 if (ret)
218 debug("%s: not able to bind mdio device node\n", __func__);
219
220 return 0;
221 }
222
223 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
224
225 return dw_mdio_init(name, priv);
226}
227#endif
228
Marek Vasut7d840832025-02-22 21:33:17 +0100229#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
230static int dw_eth_bb_mdio_active(struct bb_miiphy_bus *bus)
231{
232 struct dw_eth_dev *priv = bus->priv;
233 struct gpio_desc *desc = &priv->mdio_gpio;
234
235 desc->flags = 0;
236 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
237
238 return 0;
239}
240
241static int dw_eth_bb_mdio_tristate(struct bb_miiphy_bus *bus)
242{
243 struct dw_eth_dev *priv = bus->priv;
244 struct gpio_desc *desc = &priv->mdio_gpio;
245
246 desc->flags = 0;
247 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_IN);
248
249 return 0;
250}
251
252static int dw_eth_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
253{
254 struct dw_eth_dev *priv = bus->priv;
255
256 if (v)
257 dm_gpio_set_value(&priv->mdio_gpio, 1);
258 else
259 dm_gpio_set_value(&priv->mdio_gpio, 0);
260
261 return 0;
262}
263
264static int dw_eth_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
265{
266 struct dw_eth_dev *priv = bus->priv;
267
268 *v = dm_gpio_get_value(&priv->mdio_gpio);
269
270 return 0;
271}
272
273static int dw_eth_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
274{
275 struct dw_eth_dev *priv = bus->priv;
276
277 if (v)
278 dm_gpio_set_value(&priv->mdc_gpio, 1);
279 else
280 dm_gpio_set_value(&priv->mdc_gpio, 0);
281
282 return 0;
283}
284
285static int dw_eth_bb_delay(struct bb_miiphy_bus *bus)
286{
287 struct dw_eth_dev *priv = bus->priv;
288
289 udelay(priv->bb_delay);
290 return 0;
291}
292
293struct bb_miiphy_bus bb_miiphy_buses[] = {
294 {
295 .name = BB_MII_DEVNAME,
296 .mdio_active = dw_eth_bb_mdio_active,
297 .mdio_tristate = dw_eth_bb_mdio_tristate,
298 .set_mdio = dw_eth_bb_set_mdio,
299 .get_mdio = dw_eth_bb_get_mdio,
300 .set_mdc = dw_eth_bb_set_mdc,
301 .delay = dw_eth_bb_delay,
302 }
303};
304
305int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
306#endif
307
Simon Glasse50c4d12015-04-05 16:07:40 -0600308static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530309{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530310 struct eth_dma_regs *dma_p = priv->dma_regs_p;
311 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
312 char *txbuffs = &priv->txbuffs[0];
313 struct dmamacdescr *desc_p;
314 u32 idx;
315
Tom Rini364d0022023-01-10 11:19:45 -0500316 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530317 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300318 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
319 (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE]);
320 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
321 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530322
323#if defined(CONFIG_DW_ALTDESCRIPTOR)
324 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100325 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
326 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530327 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
328
329 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
330 desc_p->dmamac_cntl = 0;
331 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
332#else
333 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
334 desc_p->txrx_status = 0;
335#endif
336 }
337
338 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300339 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530340
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400341 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200342 flush_dcache_range((ulong)priv->tx_mac_descrtable,
343 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400344 sizeof(priv->tx_mac_descrtable));
345
Baruch Siachc00982a2023-10-25 11:08:44 +0300346 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
347 &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400348 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530349}
350
Simon Glasse50c4d12015-04-05 16:07:40 -0600351static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530352{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530353 struct eth_dma_regs *dma_p = priv->dma_regs_p;
354 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
355 char *rxbuffs = &priv->rxbuffs[0];
356 struct dmamacdescr *desc_p;
357 u32 idx;
358
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400359 /* Before passing buffers to GMAC we need to make sure zeros
360 * written there right after "priv" structure allocation were
361 * flushed into RAM.
362 * Otherwise there's a chance to get some of them flushed in RAM when
363 * GMAC is already pushing data to RAM via DMA. This way incoming from
364 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200365 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400366
Tom Rini364d0022023-01-10 11:19:45 -0500367 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530368 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300369 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
370 (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE]);
371 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
372 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530373
374 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100375 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530376 DESC_RXCTRL_RXCHAIN;
377
378 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
379 }
380
381 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300382 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530383
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400384 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200385 flush_dcache_range((ulong)priv->rx_mac_descrtable,
386 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400387 sizeof(priv->rx_mac_descrtable));
388
Baruch Siachc00982a2023-10-25 11:08:44 +0300389 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
390 &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400391 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530392}
393
Simon Glasse50c4d12015-04-05 16:07:40 -0600394static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530395{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400396 struct eth_mac_regs *mac_p = priv->mac_regs_p;
397 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400398
399 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
400 (mac_id[3] << 24);
401 macid_hi = mac_id[4] + (mac_id[5] << 8);
402
403 writel(macid_hi, &mac_p->macaddr0hi);
404 writel(macid_lo, &mac_p->macaddr0lo);
405
406 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530407}
408
Simon Glass4afa85e2017-01-11 11:46:08 +0100409static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
410 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530411{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400412 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530413
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400414 if (!phydev->link) {
415 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100416 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400417 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530418
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400419 if (phydev->speed != 1000)
420 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300421 else
422 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530423
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400424 if (phydev->speed == 100)
425 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530426
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400427 if (phydev->duplex)
428 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000429
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400430 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530431
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400432 printf("Speed: %d, %s duplex%s\n", phydev->speed,
433 (phydev->duplex) ? "full" : "half",
434 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100435
Jim Liu4ef2a112024-04-08 16:50:17 +0800436#ifdef CONFIG_ARCH_NPCM8XX
Jim Liu0c05b902025-02-11 10:02:01 +0800437 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
438 unsigned int start;
439
440 /* Indirect access to VR_MII_MMD registers */
441 writew((VR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
442 /* Set PCS_Mode to SGMII */
443 clrsetbits_le16(PCS_BA + VR_MII_MMD_AN_CTRL, BIT(1), BIT(2));
444 /* Set Auto Speed Mode Change */
445 setbits_le16(PCS_BA + VR_MII_MMD_CTRL1, BIT(9));
446 /* Indirect access to SR_MII_MMD registers */
447 writew((SR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
448 /* Restart Auto-Negotiation */
449 setbits_le16(PCS_BA + SR_MII_MMD_CTRL, BIT(9) | BIT(12));
450
451 printf("SGMII PHY Wait for link up \n");
452 /* SGMII PHY Wait for link up */
453 start = get_timer(0);
454 while (!(readw(PCS_BA + SR_MII_MMD_STS) & BIT(2))) {
455 if (get_timer(start) >= LINK_UP_TIMEOUT) {
456 printf("PHY link up timeout\n");
457 return -ETIMEDOUT;
458 }
459 mdelay(1);
460 };
461 }
Jim Liu4ef2a112024-04-08 16:50:17 +0800462 /* Pass all Multicast Frames */
463 setbits_le32(&mac_p->framefilt, BIT(4));
Jim Liu4ef2a112024-04-08 16:50:17 +0800464#endif
Jim Liu0c05b902025-02-11 10:02:01 +0800465
Simon Glass4afa85e2017-01-11 11:46:08 +0100466 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530467}
468
Simon Glasse50c4d12015-04-05 16:07:40 -0600469static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530470{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530471 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400472 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530473
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400474 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
475 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530476
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400477 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530478}
479
Simon Glassc154fc02017-01-11 11:46:10 +0100480int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530481{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530482 struct eth_mac_regs *mac_p = priv->mac_regs_p;
483 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400484 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600485 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530486
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400487 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000488
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200489 /*
490 * When a MII PHY is used, we must set the PS bit for the DMA
491 * reset to succeed.
492 */
493 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
494 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
495 else
496 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
497
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400498 start = get_timer(0);
499 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500500 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300501 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600502 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300503 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200504
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400505 mdelay(100);
506 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530507
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800508 /*
509 * Soft reset above clears HW address registers.
510 * So we have to set it here once again.
511 */
512 _dw_write_hwaddr(priv, enetaddr);
513
Simon Glasse50c4d12015-04-05 16:07:40 -0600514 rx_descs_init(priv);
515 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530516
Ian Campbell4164b742014-05-08 22:26:35 +0100517 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530518
Sonic Zhangb917b622015-01-29 14:38:50 +0800519#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400520 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
521 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800522#else
523 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
524 &dma_p->opmode);
525#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530526
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400527 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530528
Sonic Zhang962c95c2015-01-29 13:37:31 +0800529#ifdef CONFIG_DW_AXI_BURST_LEN
530 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
531#endif
532
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400533 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600534 ret = phy_startup(priv->phydev);
535 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400536 printf("Could not initialize PHY %s\n",
537 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600538 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530539 }
540
Simon Glass4afa85e2017-01-11 11:46:08 +0100541 ret = dw_adjust_link(priv, mac_p, priv->phydev);
542 if (ret)
543 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530544
Simon Glass3240e942017-01-11 11:46:09 +0100545 return 0;
546}
547
Simon Glassc154fc02017-01-11 11:46:10 +0100548int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100549{
550 struct eth_mac_regs *mac_p = priv->mac_regs_p;
551
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400552 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600553 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530554
Armando Visconti038c9d52012-03-26 00:09:55 +0000555 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530556
557 return 0;
558}
559
Florian Fainelli65f686b2017-12-09 14:59:55 -0800560#define ETH_ZLEN 60
561
Simon Glasse50c4d12015-04-05 16:07:40 -0600562static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530563{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530564 struct eth_dma_regs *dma_p = priv->dma_regs_p;
565 u32 desc_num = priv->tx_currdescnum;
566 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200567 ulong desc_start = (ulong)desc_p;
568 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200569 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300570 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200571 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100572 /*
573 * Strictly we only need to invalidate the "txrx_status" field
574 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200575 * invalidate only 4 bytes, so we flush the entire descriptor,
576 * which is 16 bytes in total. This is safe because the
577 * individual descriptors in the array are each aligned to
578 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100579 */
Marek Vasut15193042014-09-15 01:05:23 +0200580 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400581
Vipin KUMAR1f873122010-06-29 10:53:34 +0530582 /* Check if the descriptor is owned by CPU */
583 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
584 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600585 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530586 }
587
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200588 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100589 if (length < ETH_ZLEN) {
590 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
591 length = ETH_ZLEN;
592 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530593
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400594 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200595 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400596
Vipin KUMAR1f873122010-06-29 10:53:34 +0530597#if defined(CONFIG_DW_ALTDESCRIPTOR)
598 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100599 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
600 ((length << DESC_TXCTRL_SIZE1SHFT) &
601 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530602
603 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
604 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
605#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100606 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
607 ((length << DESC_TXCTRL_SIZE1SHFT) &
608 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
609 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530610
611 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
612#endif
613
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400614 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200615 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400616
Vipin KUMAR1f873122010-06-29 10:53:34 +0530617 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500618 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530619 desc_num = 0;
620
621 priv->tx_currdescnum = desc_num;
622
623 /* Start the transmission */
624 writel(POLL_DATA, &dma_p->txpolldemand);
625
626 return 0;
627}
628
Simon Glass90e627b2015-04-05 16:07:41 -0600629static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530630{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400631 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530632 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600633 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200634 ulong desc_start = (ulong)desc_p;
635 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200636 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300637 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200638 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530639
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400640 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200641 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400642
643 status = desc_p->txrx_status;
644
Vipin KUMAR1f873122010-06-29 10:53:34 +0530645 /* Check if the owner is the CPU */
646 if (!(status & DESC_RXSTS_OWNBYDMA)) {
647
Marek Vasut4ab539a2015-12-20 03:59:23 +0100648 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530649 DESC_RXSTS_FRMLENSHFT;
650
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400651 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200652 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
653 invalidate_dcache_range(data_start, data_end);
Baruch Siachc00982a2023-10-25 11:08:44 +0300654 *packetp = (uchar *)(ulong)dev_bus_to_phys(priv->dev,
655 desc_p->dmamac_addr);
Simon Glass90e627b2015-04-05 16:07:41 -0600656 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400657
Simon Glass90e627b2015-04-05 16:07:41 -0600658 return length;
659}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530660
Simon Glass90e627b2015-04-05 16:07:41 -0600661static int _dw_free_pkt(struct dw_eth_dev *priv)
662{
663 u32 desc_num = priv->rx_currdescnum;
664 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200665 ulong desc_start = (ulong)desc_p;
666 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600667 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Jim Liu1f031a02024-04-08 16:49:02 +0800668 ulong data_start = desc_p->dmamac_addr;
669 ulong data_end = data_start + roundup(CFG_ETH_BUFSIZE, ARCH_DMA_MINALIGN);
670
671 /* Invalidate the descriptor buffer data */
672 invalidate_dcache_range(data_start, data_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530673
Simon Glass90e627b2015-04-05 16:07:41 -0600674 /*
675 * Make the current descriptor valid again and go to
676 * the next one
677 */
678 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400679
Simon Glass90e627b2015-04-05 16:07:41 -0600680 /* Flush only status field - others weren't changed */
681 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530682
Simon Glass90e627b2015-04-05 16:07:41 -0600683 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500684 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600685 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530686 priv->rx_currdescnum = desc_num;
687
Simon Glass90e627b2015-04-05 16:07:41 -0600688 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530689}
690
Simon Glasse50c4d12015-04-05 16:07:40 -0600691static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530692{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400693 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100694 int ret;
695
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000696 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
697 eth_phy_set_mdio_bus(dev, NULL);
698
Tom Rinie4bb4a22022-11-27 10:25:07 -0500699#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100700 phydev = dm_eth_phy_connect(dev);
701 if (!phydev)
702 return -ENODEV;
703#else
704 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530705
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000706 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
707 phy_addr = eth_phy_get_addr(dev);
708
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400709#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200710 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530711#endif
712
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200713 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400714 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600715 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100716#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530717
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400718 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300719 if (priv->max_speed) {
720 ret = phy_set_supported(phydev, priv->max_speed);
721 if (ret)
722 return ret;
723 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400724 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530725
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400726 priv->phydev = phydev;
727 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530728
Simon Glasse50c4d12015-04-05 16:07:40 -0600729 return 0;
730}
Simon Glass90e627b2015-04-05 16:07:41 -0600731
Simon Glass90e627b2015-04-05 16:07:41 -0600732static int designware_eth_start(struct udevice *dev)
733{
Simon Glassfa20e932020-12-03 16:55:20 -0700734 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100735 struct dw_eth_dev *priv = dev_get_priv(dev);
736 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600737
Simon Glassc154fc02017-01-11 11:46:10 +0100738 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100739 if (ret)
740 return ret;
741 ret = designware_eth_enable(priv);
742 if (ret)
743 return ret;
744
745 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600746}
747
Simon Glassc154fc02017-01-11 11:46:10 +0100748int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600749{
750 struct dw_eth_dev *priv = dev_get_priv(dev);
751
752 return _dw_eth_send(priv, packet, length);
753}
754
Simon Glassc154fc02017-01-11 11:46:10 +0100755int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600756{
757 struct dw_eth_dev *priv = dev_get_priv(dev);
758
759 return _dw_eth_recv(priv, packetp);
760}
761
Simon Glassc154fc02017-01-11 11:46:10 +0100762int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600763{
764 struct dw_eth_dev *priv = dev_get_priv(dev);
765
766 return _dw_free_pkt(priv);
767}
768
Simon Glassc154fc02017-01-11 11:46:10 +0100769void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600770{
771 struct dw_eth_dev *priv = dev_get_priv(dev);
772
773 return _dw_eth_halt(priv);
774}
775
Simon Glassc154fc02017-01-11 11:46:10 +0100776int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600777{
Simon Glassfa20e932020-12-03 16:55:20 -0700778 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600779 struct dw_eth_dev *priv = dev_get_priv(dev);
780
781 return _dw_write_hwaddr(priv, pdata->enetaddr);
782}
783
Bin Menged89bd72015-09-11 03:24:35 -0700784static int designware_eth_bind(struct udevice *dev)
785{
Simon Glass900f0da2021-08-01 18:54:34 -0600786 if (IS_ENABLED(CONFIG_PCI)) {
787 static int num_cards;
788 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700789
Simon Glass900f0da2021-08-01 18:54:34 -0600790 /* Create a unique device name for PCI type devices */
791 if (device_is_on_pci_bus(dev)) {
792 sprintf(name, "eth_designware#%u", num_cards++);
793 device_set_name(dev, name);
794 }
Bin Menged89bd72015-09-11 03:24:35 -0700795 }
Bin Menged89bd72015-09-11 03:24:35 -0700796
797 return 0;
798}
799
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100800int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600801{
Simon Glassfa20e932020-12-03 16:55:20 -0700802 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600803 struct dw_eth_dev *priv = dev_get_priv(dev);
Nils Le Roux56b37e72023-12-02 10:39:49 +0100804 phys_addr_t iobase = pdata->iobase;
805 void *ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200806 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800807 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100808#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200809 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100810
811 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200812 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
813 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100814 if (clock_nb > 0) {
815 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
816 GFP_KERNEL);
817 if (!priv->clocks)
818 return -ENOMEM;
819
820 for (i = 0; i < clock_nb; i++) {
821 err = clk_get_by_index(dev, i, &priv->clocks[i]);
822 if (err < 0)
823 break;
824
825 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300826 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100827 pr_err("failed to enable clock %d\n", i);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100828 goto clk_err;
829 }
830 priv->clock_count++;
831 }
832 } else if (clock_nb != -ENOENT) {
833 pr_err("failed to get clock phandle(%d)\n", clock_nb);
834 return clock_nb;
835 }
836#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600837
Jacob Chen7ceacea2017-03-27 16:54:17 +0800838#if defined(CONFIG_DM_REGULATOR)
839 struct udevice *phy_supply;
840
841 ret = device_get_supply_regulator(dev, "phy-supply",
842 &phy_supply);
843 if (ret) {
844 debug("%s: No phy supply\n", dev->name);
845 } else {
846 ret = regulator_set_enable(phy_supply, true);
847 if (ret) {
848 puts("Error enabling phy supply\n");
849 return ret;
850 }
Michael Changb083ea42025-02-05 10:01:06 +0800851#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
852 int phy_uv;
853
854 phy_uv = dev_read_u32_default(dev, "phy-supply-microvolt", 0);
855 if (phy_uv) {
856 ret = regulator_set_value(phy_supply, phy_uv);
857 if (ret) {
858 puts("Error setting phy voltage\n");
859 return ret;
860 }
861 }
862#endif
Jacob Chen7ceacea2017-03-27 16:54:17 +0800863 }
864#endif
865
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800866 ret = reset_get_bulk(dev, &reset_bulk);
867 if (ret)
868 dev_warn(dev, "Can't get reset: %d\n", ret);
869 else
870 reset_deassert_bulk(&reset_bulk);
871
Bin Menged89bd72015-09-11 03:24:35 -0700872 /*
873 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700874 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700875 */
Simon Glass900f0da2021-08-01 18:54:34 -0600876 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Nils Le Roux56b37e72023-12-02 10:39:49 +0100877 u32 pcibase;
Bin Menged89bd72015-09-11 03:24:35 -0700878
Nils Le Roux56b37e72023-12-02 10:39:49 +0100879 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &pcibase);
880 pcibase &= PCI_BASE_ADDRESS_MEM_MASK;
881
882 iobase = dm_pci_mem_to_phys(dev, pcibase);
Bin Menged89bd72015-09-11 03:24:35 -0700883 pdata->iobase = iobase;
884 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
885 }
Bin Menged89bd72015-09-11 03:24:35 -0700886
Nils Le Roux56b37e72023-12-02 10:39:49 +0100887 debug("%s, iobase=%pa, priv=%p\n", __func__, &iobase, priv);
888 ioaddr = phys_to_virt(iobase);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200889 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
890 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600891 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300892 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600893
Neil Armstrong47318c92021-02-24 15:02:39 +0100894#if IS_ENABLED(CONFIG_DM_MDIO)
895 ret = dw_dm_mdio_init(dev->name, dev);
896#else
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200897 ret = dw_mdio_init(dev->name, dev);
Neil Armstrong47318c92021-02-24 15:02:39 +0100898#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200899 if (ret) {
900 err = ret;
901 goto mdio_err;
902 }
Simon Glass90e627b2015-04-05 16:07:41 -0600903 priv->bus = miiphy_get_dev_by_name(dev->name);
Baruch Siachc00982a2023-10-25 11:08:44 +0300904 priv->dev = dev;
Simon Glass90e627b2015-04-05 16:07:41 -0600905
Michael Chang7af30d62025-01-17 18:45:40 +0800906#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
907 if (dev_read_bool(dev, "snps,bitbang-mii")) {
908 int bus_idx;
909
910 debug("\n%s: use bitbang mii..\n", dev->name);
911 ret = gpio_request_by_name(dev, "snps,mdc-gpio", 0,
912 &priv->mdc_gpio, GPIOD_IS_OUT
913 | GPIOD_IS_OUT_ACTIVE);
914 if (ret) {
915 debug("no mdc-gpio\n");
916 return ret;
917 }
918 ret = gpio_request_by_name(dev, "snps,mdio-gpio", 0,
919 &priv->mdio_gpio, GPIOD_IS_OUT
920 | GPIOD_IS_OUT_ACTIVE);
921 if (ret) {
922 debug("no mdio-gpio\n");
923 return ret;
924 }
925 priv->bb_delay = dev_read_u32_default(dev, "snps,bitbang-delay", 1);
926
927 for (bus_idx = 0; bus_idx < bb_miiphy_buses_num; bus_idx++) {
928 if (!bb_miiphy_buses[bus_idx].priv) {
929 bb_miiphy_buses[bus_idx].priv = priv;
930 strlcpy(bb_miiphy_buses[bus_idx].name, priv->bus->name,
931 MDIO_NAME_LEN);
932 priv->bus->read = bb_miiphy_read;
933 priv->bus->write = bb_miiphy_write;
934 break;
935 }
936 }
937 }
938#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600939 ret = dw_phy_init(priv, dev);
940 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200941 if (!ret)
942 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600943
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200944 /* continue here for cleanup if no PHY found */
945 err = ret;
946 mdio_unregister(priv->bus);
947 mdio_free(priv->bus);
948mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100949
950#ifdef CONFIG_CLK
951clk_err:
952 ret = clk_release_all(priv->clocks, priv->clock_count);
953 if (ret)
954 pr_err("failed to disable all clocks\n");
955
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100956#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200957 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600958}
959
Bin Mengf0f02772015-10-07 21:32:38 -0700960static int designware_eth_remove(struct udevice *dev)
961{
962 struct dw_eth_dev *priv = dev_get_priv(dev);
963
964 free(priv->phydev);
965 mdio_unregister(priv->bus);
966 mdio_free(priv->bus);
967
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100968#ifdef CONFIG_CLK
969 return clk_release_all(priv->clocks, priv->clock_count);
970#else
Bin Mengf0f02772015-10-07 21:32:38 -0700971 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100972#endif
Bin Mengf0f02772015-10-07 21:32:38 -0700973}
974
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100975const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -0600976 .start = designware_eth_start,
977 .send = designware_eth_send,
978 .recv = designware_eth_recv,
979 .free_pkt = designware_eth_free_pkt,
980 .stop = designware_eth_stop,
981 .write_hwaddr = designware_eth_write_hwaddr,
982};
983
Simon Glassaad29ae2020-12-03 16:55:21 -0700984int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600985{
Simon Glassfa20e932020-12-03 16:55:20 -0700986 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -0700987#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100988 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300989#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100990 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -0700991#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100992 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300993#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100994 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600995
Philipp Tomsichdcf87632017-09-11 22:04:13 +0200996 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +0200997 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200998 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -0600999 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -06001000
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001001 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +03001002
Simon Glassfa4689a2019-12-06 21:41:35 -07001003#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +02001004 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001005 reset_flags |= GPIOD_ACTIVE_LOW;
1006
1007 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
1008 &priv->reset_gpio, reset_flags);
1009 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +02001010 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
1011 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001012 } else if (ret == -ENOENT) {
1013 ret = 0;
1014 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001015#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001016
1017 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -06001018}
1019
1020static const struct udevice_id designware_eth_ids[] = {
1021 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +02001022 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +01001023 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +03001024 { .compatible = "snps,arc-dwmac-3.70a" },
Kongyang Liu1fbf86c2024-04-20 15:00:27 +08001025 { .compatible = "sophgo,cv1800b-dwmac" },
Simon Glass90e627b2015-04-05 16:07:41 -06001026 { }
1027};
1028
Marek Vasut7e7e6172015-07-25 18:42:34 +02001029U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -06001030 .name = "eth_designware",
1031 .id = UCLASS_ETH,
1032 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001033 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -07001034 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -06001035 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -07001036 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -06001037 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001038 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -07001039 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -06001040 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1041};
Bin Menged89bd72015-09-11 03:24:35 -07001042
1043static struct pci_device_id supported[] = {
1044 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
1045 { }
1046};
1047
1048U_BOOT_PCI_DEVICE(eth_designware, supported);