blob: 87b76b47de31e7ade7a9f4d5e1f07a3731e26045 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00004 */
5
6#include <common.h>
7#include <asm/io.h>
8#include <asm/u-boot.h>
9#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000011#include <asm/arch/reset_manager.h>
12#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050013#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060014#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050015#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080016#include <asm/arch/misc.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050017#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050018#include <asm/arch/sdram.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080019#include <asm/sections.h>
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +020020#include <debug_uart.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080021#include <fdtdec.h>
22#include <watchdog.h>
Simon Goldschmidt24910c32019-04-16 22:04:39 +020023#include <dm/uclass.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000024
25DECLARE_GLOBAL_DATA_PTR;
26
Ley Foon Tan9db517e2017-04-26 02:44:45 +080027static const struct socfpga_system_manager *sysmgr_regs =
Marek Vasut46193c32015-07-21 16:11:16 +020028 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasutaf657612015-07-09 05:15:40 +020029
Marek Vasut1a7728f2015-07-09 05:36:23 +020030u32 spl_boot_device(void)
31{
Marek Vasut46193c32015-07-21 16:11:16 +020032 const u32 bsel = readl(&sysmgr_regs->bootinfo);
33
Ley Foon Tan9db517e2017-04-26 02:44:45 +080034 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut46193c32015-07-21 16:11:16 +020035 case 0x1: /* FPGA (HPS2FPGA Bridge) */
36 return BOOT_DEVICE_RAM;
37 case 0x2: /* NAND Flash (1.8V) */
38 case 0x3: /* NAND Flash (3.0V) */
39 return BOOT_DEVICE_NAND;
40 case 0x4: /* SD/MMC External Transceiver (1.8V) */
41 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020042 return BOOT_DEVICE_MMC1;
43 case 0x6: /* QSPI Flash (1.8V) */
44 case 0x7: /* QSPI Flash (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020045 return BOOT_DEVICE_SPI;
46 default:
47 printf("Invalid boot device (bsel=%08x)!\n", bsel);
48 hang();
49 }
Marek Vasut1029caf2015-07-10 00:04:23 +020050}
Ley Foon Tan3305ba72018-05-24 00:17:27 +080051
52#ifdef CONFIG_SPL_MMC_SUPPORT
53u32 spl_boot_mode(const u32 boot_device)
54{
Tien Fong Chee6091dd12019-01-23 14:20:05 +080055#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080056 return MMCSD_MODE_FS;
57#else
58 return MMCSD_MODE_RAW;
59#endif
60}
61#endif
Marek Vasut1029caf2015-07-10 00:04:23 +020062
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050063void board_init_f(ulong dummy)
64{
Marek Vasut1a7728f2015-07-09 05:36:23 +020065 const struct cm_config *cm_default_cfg = cm_get_default_config();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050066 unsigned long reg;
Simon Goldschmidt17a1c612018-08-13 09:33:44 +020067 int ret;
Simon Goldschmidt24910c32019-04-16 22:04:39 +020068 struct udevice *dev;
Marek Vasut1a7728f2015-07-09 05:36:23 +020069
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050070 /*
71 * First C code to run. Clear fake OCRAM ECC first as SBE
72 * and DBE might triggered during power on
73 */
74 reg = readl(&sysmgr_regs->eccgrp_ocram);
75 if (reg & SYSMGR_ECC_OCRAM_SERR)
76 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
77 &sysmgr_regs->eccgrp_ocram);
78 if (reg & SYSMGR_ECC_OCRAM_DERR)
79 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
80 &sysmgr_regs->eccgrp_ocram);
81
82 memset(__bss_start, 0, __bss_end - __bss_start);
83
Simon Goldschmidt8e302032018-08-13 21:34:35 +020084 socfpga_sdram_remap_zero();
Marek Vasut2880c112019-02-19 01:07:21 +010085 socfpga_pl310_clear();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050086
Chin Liang See6ae44732013-12-02 12:01:39 -060087 debug("Freezing all I/O banks\n");
88 /* freeze all IO banks */
89 sys_mgr_frzctrl_freeze_req();
90
Marek Vasut8784e7e2015-07-09 05:21:02 +020091 /* Put everything into reset but L4WD0. */
92 socfpga_per_reset_all();
Simon Goldschmidtda13a0a2018-10-10 14:55:23 +020093
94 if (!socfpga_is_booting_from_fpga()) {
95 /* Put FPGA bridges into reset too. */
96 socfpga_bridges_reset(1);
97 }
Marek Vasut8784e7e2015-07-09 05:21:02 +020098
Marek Vasut75f6b5c2015-07-09 02:51:56 +020099 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500100 timer_init();
101
Chin Liang Seecb350602014-03-04 22:13:53 -0600102 debug("Reconfigure Clock Manager\n");
103 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800104 if (cm_basic_init(cm_default_cfg))
105 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600106
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500107 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200108 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500109
Chin Liang See63550242014-06-10 01:17:42 -0500110 /* configure the IOCSR / IO buffer settings */
111 if (scan_mgr_configure_iocsr())
112 hang();
113
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200114 sysmgr_config_warmrstcfgio(0);
115
Chin Liang See70fa4e72013-09-11 11:24:48 -0500116 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200117 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500118 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200119 sysmgr_config_warmrstcfgio(0);
120
Simon Goldschmidt635e2502019-05-13 21:16:43 +0200121 /* Set bridges handoff value */
Marek Vasut0b2502e2019-04-16 14:19:34 +0200122 socfpga_bridges_set_handoff_regs(true, true, true);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000123
Chin Liang See6ae44732013-12-02 12:01:39 -0600124 debug("Unfreezing/Thaw all I/O banks\n");
125 /* unfreeze / thaw all IO banks */
126 sys_mgr_frzctrl_thaw_req();
127
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +0200128#ifdef CONFIG_DEBUG_UART
129 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
130 debug_uart_init();
131#endif
132
Simon Goldschmidt17a1c612018-08-13 09:33:44 +0200133 ret = spl_early_init();
134 if (ret) {
135 debug("spl_early_init() failed: %d\n", ret);
136 hang();
137 }
138
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200139 ret = uclass_get_device(UCLASS_RESET, 0, &dev);
140 if (ret)
141 debug("Reset init failed: %d\n", ret);
142
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000143 /* enable console uart printing */
144 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500145
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200146 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
147 if (ret) {
148 debug("DRAM init failed: %d\n", ret);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500149 hang();
150 }
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000151}