Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 2 | /* |
Marek Vasut | 3f1a3a1 | 2017-10-09 20:52:33 +0200 | [diff] [blame] | 3 | * Renesas RCar Gen3 CPG MSSR driver |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 4 | * |
| 5 | * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com> |
| 6 | * |
| 7 | * Based on the following driver from Linux kernel: |
| 8 | * r8a7796 Clock Pulse Generator / Module Standby and Software Reset |
| 9 | * |
| 10 | * Copyright (C) 2016 Glider bvba |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #include <common.h> |
| 14 | #include <clk-uclass.h> |
| 15 | #include <dm.h> |
Marek Vasut | f6b3202 | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 16 | #include <dm/device-internal.h> |
| 17 | #include <dm/lists.h> |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 18 | #include <errno.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 19 | #include <log.h> |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 20 | #include <wait_bit.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 21 | #include <asm/global_data.h> |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 22 | #include <asm/io.h> |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 23 | #include <linux/bitfield.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 24 | #include <linux/bitops.h> |
Marek Vasut | b2970fd | 2023-01-26 21:06:02 +0100 | [diff] [blame] | 25 | #include <linux/clk-provider.h> |
Marek Vasut | f6b3202 | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 26 | #include <reset-uclass.h> |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 27 | |
Marek Vasut | 4eb4e6e | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 28 | #include <dt-bindings/clock/renesas-cpg-mssr.h> |
| 29 | |
| 30 | #include "renesas-cpg-mssr.h" |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 31 | #include "rcar-gen3-cpg.h" |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 32 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 33 | #define CPG_PLL0CR 0x00d8 |
| 34 | #define CPG_PLL2CR 0x002c |
| 35 | #define CPG_PLL4CR 0x01f4 |
| 36 | |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 37 | /* Non-constant mask variant of FIELD_GET */ |
| 38 | #define field_get(_mask, _reg) (((_reg) & (_mask)) >> (ffs(_mask) - 1)) |
Marek Vasut | c1aee32 | 2017-09-15 21:10:29 +0200 | [diff] [blame] | 39 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 40 | /* |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 41 | * SDn Clock |
| 42 | */ |
| 43 | #define CPG_SD_STP_HCK BIT(9) |
| 44 | #define CPG_SD_STP_CK BIT(8) |
| 45 | |
| 46 | #define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK) |
| 47 | #define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0) |
| 48 | |
| 49 | #define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \ |
| 50 | { \ |
| 51 | .val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \ |
| 52 | ((stp_ck) ? CPG_SD_STP_CK : 0) | \ |
| 53 | ((sd_srcfc) << 2) | \ |
| 54 | ((sd_fc) << 0), \ |
| 55 | .div = (sd_div), \ |
| 56 | } |
| 57 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 58 | /* SDn divider |
| 59 | * sd_srcfc sd_fc div |
| 60 | * stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc |
| 61 | *------------------------------------------------------------------- |
| 62 | * 0 0 0 (1) 1 (4) 4 |
| 63 | * 0 0 1 (2) 1 (4) 8 |
| 64 | * 1 0 2 (4) 1 (4) 16 |
| 65 | * 1 0 3 (8) 1 (4) 32 |
| 66 | * 1 0 4 (16) 1 (4) 64 |
| 67 | * 0 0 0 (1) 0 (2) 2 |
| 68 | * 0 0 1 (2) 0 (2) 4 |
| 69 | * 1 0 2 (4) 0 (2) 8 |
| 70 | * 1 0 3 (8) 0 (2) 16 |
| 71 | * 1 0 4 (16) 0 (2) 32 |
| 72 | */ |
Marek Vasut | b2970fd | 2023-01-26 21:06:02 +0100 | [diff] [blame] | 73 | static const struct clk_div_table cpg_sd_div_table[] = { |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 74 | /* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */ |
| 75 | CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4), |
| 76 | CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8), |
| 77 | CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16), |
| 78 | CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32), |
| 79 | CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64), |
| 80 | CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2), |
| 81 | CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4), |
| 82 | CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8), |
| 83 | CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16), |
| 84 | CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32), |
| 85 | }; |
| 86 | |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 87 | static const struct clk_div_table cpg_rpcsrc_div_table[] = { |
| 88 | { 2, 5 }, { 3, 6 }, { 0, 0 }, |
| 89 | }; |
| 90 | |
| 91 | static const struct clk_div_table cpg_rpc_div_table[] = { |
| 92 | { 1, 2 }, { 3, 4 }, { 5, 6 }, { 7, 8 }, { 0, 0 }, |
| 93 | }; |
| 94 | |
| 95 | static unsigned int rcar_clk_get_table_div(const struct clk_div_table *table, |
| 96 | const u32 value) |
| 97 | { |
| 98 | const struct clk_div_table *clkt; |
| 99 | |
| 100 | for (clkt = table; clkt->div; clkt++) |
| 101 | if (clkt->val == value) |
| 102 | return clkt->div; |
| 103 | return 0; |
| 104 | } |
| 105 | |
| 106 | static __always_inline s64 |
| 107 | rcar_clk_get_rate64_div_table(unsigned int parent, u64 parent_rate, |
| 108 | void __iomem *reg, const u32 mask, |
| 109 | const struct clk_div_table *table, char *name) |
| 110 | { |
| 111 | u32 value, div; |
| 112 | u64 rate; |
| 113 | |
| 114 | value = field_get(mask, readl(reg)); |
| 115 | div = rcar_clk_get_table_div(table, value); |
| 116 | if (!div) |
| 117 | return -EINVAL; |
| 118 | |
| 119 | rate = parent_rate / div; |
| 120 | debug("%s[%i] %s clk: parent=%i div=%u => rate=%llu\n", |
| 121 | __func__, __LINE__, name, parent, div, rate); |
| 122 | |
| 123 | return rate; |
| 124 | } |
| 125 | |
Marek Vasut | 69459b2 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 126 | static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk, |
| 127 | struct cpg_mssr_info *info, struct clk *parent) |
| 128 | { |
| 129 | const struct cpg_core_clk *core; |
| 130 | int ret; |
| 131 | |
| 132 | if (!renesas_clk_is_mod(clk)) { |
| 133 | ret = renesas_clk_get_core(clk, info, &core); |
| 134 | if (ret) |
| 135 | return ret; |
| 136 | |
Marek Vasut | 7841483 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 137 | if (core->type == CLK_TYPE_GEN3_MDSEL) { |
Marek Vasut | 69459b2 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 138 | parent->dev = clk->dev; |
| 139 | parent->id = core->parent >> (priv->sscg ? 16 : 0); |
| 140 | parent->id &= 0xffff; |
| 141 | return 0; |
| 142 | } |
| 143 | } |
| 144 | |
| 145 | return renesas_clk_get_parent(clk, info, parent); |
| 146 | } |
| 147 | |
Marek Vasut | c26bf89 | 2018-10-30 17:54:20 +0100 | [diff] [blame] | 148 | static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate) |
Marek Vasut | 5a51be5 | 2017-09-15 21:10:08 +0200 | [diff] [blame] | 149 | { |
| 150 | struct gen3_clk_priv *priv = dev_get_priv(clk->dev); |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 151 | struct cpg_mssr_info *info = priv->info; |
Marek Vasut | 5a51be5 | 2017-09-15 21:10:08 +0200 | [diff] [blame] | 152 | const struct cpg_core_clk *core; |
| 153 | struct clk parent; |
| 154 | int ret; |
| 155 | |
Marek Vasut | 69459b2 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 156 | ret = gen3_clk_get_parent(priv, clk, info, &parent); |
Marek Vasut | 5a51be5 | 2017-09-15 21:10:08 +0200 | [diff] [blame] | 157 | if (ret) { |
| 158 | printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret); |
| 159 | return ret; |
| 160 | } |
| 161 | |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 162 | if (renesas_clk_is_mod(&parent)) |
Marek Vasut | 5a51be5 | 2017-09-15 21:10:08 +0200 | [diff] [blame] | 163 | return 0; |
| 164 | |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 165 | ret = renesas_clk_get_core(&parent, info, &core); |
Marek Vasut | 5a51be5 | 2017-09-15 21:10:08 +0200 | [diff] [blame] | 166 | if (ret) |
| 167 | return ret; |
| 168 | |
| 169 | if (core->type != CLK_TYPE_GEN3_SD) |
| 170 | return 0; |
| 171 | |
| 172 | debug("%s[%i] SDIF offset=%x\n", __func__, __LINE__, core->offset); |
| 173 | |
Marek Vasut | c26bf89 | 2018-10-30 17:54:20 +0100 | [diff] [blame] | 174 | writel((rate == 400000000) ? 0x4 : 0x1, priv->base + core->offset); |
Marek Vasut | 5a51be5 | 2017-09-15 21:10:08 +0200 | [diff] [blame] | 175 | |
| 176 | return 0; |
| 177 | } |
| 178 | |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 179 | static int gen3_clk_enable(struct clk *clk) |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 180 | { |
| 181 | struct gen3_clk_priv *priv = dev_get_priv(clk->dev); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 182 | |
Hai Pham | 5460ee0 | 2020-05-22 10:39:04 +0700 | [diff] [blame] | 183 | return renesas_clk_endisable(clk, priv->base, priv->info, true); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | static int gen3_clk_disable(struct clk *clk) |
| 187 | { |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 188 | struct gen3_clk_priv *priv = dev_get_priv(clk->dev); |
| 189 | |
Hai Pham | 5460ee0 | 2020-05-22 10:39:04 +0700 | [diff] [blame] | 190 | return renesas_clk_endisable(clk, priv->base, priv->info, false); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 191 | } |
| 192 | |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 193 | static u64 gen3_clk_get_rate64(struct clk *clk); |
| 194 | |
| 195 | static u64 gen3_clk_get_rate64_pll_mul_reg(struct gen3_clk_priv *priv, |
| 196 | struct clk *parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 197 | u32 mul_reg, u32 mult, u32 div, |
| 198 | char *name) |
| 199 | { |
| 200 | u32 value; |
| 201 | u64 rate; |
| 202 | |
| 203 | if (mul_reg) { |
| 204 | value = readl(priv->base + mul_reg); |
| 205 | mult = (((value >> 24) & 0x7f) + 1) * 2; |
| 206 | div = 1; |
| 207 | } |
| 208 | |
| 209 | rate = (gen3_clk_get_rate64(parent) * mult) / div; |
| 210 | |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 211 | debug("%s[%i] %s clk: mult=%u div=%u => rate=%llu\n", |
| 212 | __func__, __LINE__, name, mult, div, rate); |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 213 | return rate; |
| 214 | } |
| 215 | |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 216 | static u64 gen3_clk_get_rate64(struct clk *clk) |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 217 | { |
| 218 | struct gen3_clk_priv *priv = dev_get_priv(clk->dev); |
Marek Vasut | b923419 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 219 | struct cpg_mssr_info *info = priv->info; |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 220 | struct clk parent; |
| 221 | const struct cpg_core_clk *core; |
| 222 | const struct rcar_gen3_cpg_pll_config *pll_config = |
| 223 | priv->cpg_pll_config; |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 224 | u32 value, div; |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 225 | u64 rate = 0; |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 226 | int i, ret; |
| 227 | |
| 228 | debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id); |
| 229 | |
Marek Vasut | 69459b2 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 230 | ret = gen3_clk_get_parent(priv, clk, info, &parent); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 231 | if (ret) { |
| 232 | printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret); |
| 233 | return ret; |
| 234 | } |
| 235 | |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 236 | if (renesas_clk_is_mod(clk)) { |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 237 | rate = gen3_clk_get_rate64(&parent); |
| 238 | debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n", |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 239 | __func__, __LINE__, parent.id, rate); |
| 240 | return rate; |
| 241 | } |
| 242 | |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 243 | ret = renesas_clk_get_core(clk, info, &core); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 244 | if (ret) |
| 245 | return ret; |
| 246 | |
| 247 | switch (core->type) { |
| 248 | case CLK_TYPE_IN: |
Marek Vasut | b923419 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 249 | if (core->id == info->clk_extal_id) { |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 250 | rate = clk_get_rate(&priv->clk_extal); |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 251 | debug("%s[%i] EXTAL clk: rate=%llu\n", |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 252 | __func__, __LINE__, rate); |
| 253 | return rate; |
| 254 | } |
| 255 | |
Marek Vasut | b923419 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 256 | if (core->id == info->clk_extalr_id) { |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 257 | rate = clk_get_rate(&priv->clk_extalr); |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 258 | debug("%s[%i] EXTALR clk: rate=%llu\n", |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 259 | __func__, __LINE__, rate); |
| 260 | return rate; |
| 261 | } |
| 262 | |
| 263 | return -EINVAL; |
| 264 | |
| 265 | case CLK_TYPE_GEN3_MAIN: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 266 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 267 | 0, 1, pll_config->extal_div, |
| 268 | "MAIN"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 269 | |
| 270 | case CLK_TYPE_GEN3_PLL0: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 271 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 272 | CPG_PLL0CR, 0, 0, "PLL0"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 273 | |
| 274 | case CLK_TYPE_GEN3_PLL1: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 275 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 276 | 0, pll_config->pll1_mult, |
| 277 | pll_config->pll1_div, "PLL1"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 278 | |
| 279 | case CLK_TYPE_GEN3_PLL2: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 280 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 281 | CPG_PLL2CR, 0, 0, "PLL2"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 282 | |
| 283 | case CLK_TYPE_GEN3_PLL3: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 284 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 285 | 0, pll_config->pll3_mult, |
| 286 | pll_config->pll3_div, "PLL3"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 287 | |
| 288 | case CLK_TYPE_GEN3_PLL4: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 289 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 290 | CPG_PLL4CR, 0, 0, "PLL4"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 291 | |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 292 | case CLK_TYPE_GEN4_MAIN: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 293 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 0fbb8a7 | 2021-04-27 19:52:53 +0200 | [diff] [blame] | 294 | 0, 1, pll_config->extal_div, |
| 295 | "V3U_MAIN"); |
| 296 | |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 297 | case CLK_TYPE_GEN4_PLL1: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 298 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 0fbb8a7 | 2021-04-27 19:52:53 +0200 | [diff] [blame] | 299 | 0, pll_config->pll1_mult, |
| 300 | pll_config->pll1_div, |
| 301 | "V3U_PLL1"); |
| 302 | |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 303 | case CLK_TYPE_GEN4_PLL2X_3X: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 304 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 0fbb8a7 | 2021-04-27 19:52:53 +0200 | [diff] [blame] | 305 | core->offset, 0, 0, |
| 306 | "V3U_PLL2X_3X"); |
| 307 | |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 308 | case CLK_TYPE_GEN4_PLL5: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 309 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 0fbb8a7 | 2021-04-27 19:52:53 +0200 | [diff] [blame] | 310 | 0, pll_config->pll5_mult, |
| 311 | pll_config->pll5_div, |
| 312 | "V3U_PLL5"); |
| 313 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 314 | case CLK_TYPE_FF: |
Marek Vasut | 1bd2521 | 2023-01-26 21:02:05 +0100 | [diff] [blame] | 315 | return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, |
Marek Vasut | 8f56786 | 2021-04-27 19:36:39 +0200 | [diff] [blame] | 316 | 0, core->mult, core->div, |
| 317 | "FIXED"); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 318 | |
Marek Vasut | 7841483 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 319 | case CLK_TYPE_GEN3_MDSEL: |
Marek Vasut | 69459b2 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 320 | div = (core->div >> (priv->sscg ? 16 : 0)) & 0xffff; |
| 321 | rate = gen3_clk_get_rate64(&parent) / div; |
| 322 | debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n", |
| 323 | __func__, __LINE__, |
| 324 | (core->parent >> (priv->sscg ? 16 : 0)) & 0xffff, |
| 325 | div, rate); |
| 326 | return rate; |
| 327 | |
Hai Pham | 0985e0e | 2023-01-26 21:01:49 +0100 | [diff] [blame] | 328 | case CLK_TYPE_GEN3_SDH: /* Fixed factor 1:1 */ |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 329 | fallthrough; |
| 330 | case CLK_TYPE_GEN4_SDH: /* Fixed factor 1:1 */ |
Hai Pham | 0985e0e | 2023-01-26 21:01:49 +0100 | [diff] [blame] | 331 | return gen3_clk_get_rate64(&parent); |
| 332 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 333 | case CLK_TYPE_GEN3_SD: /* FIXME */ |
Marek Vasut | 0fbb8a7 | 2021-04-27 19:52:53 +0200 | [diff] [blame] | 334 | fallthrough; |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 335 | case CLK_TYPE_GEN4_SD: |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 336 | value = readl(priv->base + core->offset); |
| 337 | value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK; |
| 338 | |
| 339 | for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) { |
| 340 | if (cpg_sd_div_table[i].val != value) |
| 341 | continue; |
| 342 | |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 343 | rate = gen3_clk_get_rate64(&parent) / |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 344 | cpg_sd_div_table[i].div; |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 345 | debug("%s[%i] SD clk: parent=%i div=%i => rate=%llu\n", |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 346 | __func__, __LINE__, |
| 347 | core->parent, cpg_sd_div_table[i].div, rate); |
| 348 | |
| 349 | return rate; |
| 350 | } |
| 351 | |
| 352 | return -EINVAL; |
Marek Vasut | c1aee32 | 2017-09-15 21:10:29 +0200 | [diff] [blame] | 353 | |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 354 | case CLK_TYPE_GEN3_RPCSRC: |
| 355 | return rcar_clk_get_rate64_div_table(core->parent, |
| 356 | gen3_clk_get_rate64(&parent), |
| 357 | priv->base + CPG_RPCCKCR, |
| 358 | CPG_RPCCKCR_DIV_POST_MASK, |
| 359 | cpg_rpcsrc_div_table, "RPCSRC"); |
| 360 | |
Hai Pham | 85e691e | 2023-01-26 21:06:04 +0100 | [diff] [blame^] | 361 | case CLK_TYPE_GEN3_D3_RPCSRC: |
| 362 | case CLK_TYPE_GEN3_E3_RPCSRC: |
| 363 | /* |
| 364 | * Register RPCSRC as fixed factor clock based on the |
| 365 | * MD[4:1] pins and CPG_RPCCKCR[4:3] register value for |
| 366 | * which has been set prior to booting the kernel. |
| 367 | */ |
| 368 | value = (readl(priv->base + CPG_RPCCKCR) & GENMASK(4, 3)) >> 3; |
| 369 | |
| 370 | switch (value) { |
| 371 | case 0: |
| 372 | div = 5; |
| 373 | break; |
| 374 | case 1: |
| 375 | div = 3; |
| 376 | break; |
| 377 | case 2: |
| 378 | div = core->div; |
| 379 | break; |
| 380 | case 3: |
| 381 | default: |
| 382 | div = 2; |
| 383 | break; |
| 384 | } |
| 385 | |
| 386 | rate = gen3_clk_get_rate64(&parent) / div; |
| 387 | debug("%s[%i] E3/D3 RPCSRC clk: parent=%i div=%u => rate=%llu\n", |
| 388 | __func__, __LINE__, (core->parent >> 16) & 0xffff, div, rate); |
| 389 | |
| 390 | return rate; |
| 391 | |
Marek Vasut | c1aee32 | 2017-09-15 21:10:29 +0200 | [diff] [blame] | 392 | case CLK_TYPE_GEN3_RPC: |
Marek Vasut | 569acef | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 393 | case CLK_TYPE_GEN4_RPC: |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 394 | return rcar_clk_get_rate64_div_table(core->parent, |
| 395 | gen3_clk_get_rate64(&parent), |
| 396 | priv->base + CPG_RPCCKCR, |
| 397 | CPG_RPCCKCR_DIV_PRE_MASK, |
| 398 | cpg_rpc_div_table, "RPC"); |
Marek Vasut | c1aee32 | 2017-09-15 21:10:29 +0200 | [diff] [blame] | 399 | |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 400 | case CLK_TYPE_GEN3_RPCD2: |
| 401 | case CLK_TYPE_GEN4_RPCD2: |
| 402 | rate = gen3_clk_get_rate64(&parent) / 2; |
Hai Pham | 215de2b | 2020-08-11 10:25:28 +0700 | [diff] [blame] | 403 | |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 404 | debug("%s[%i] RPCD2 clk: parent=%i => rate=%llu\n", |
| 405 | __func__, __LINE__, core->parent, rate); |
Marek Vasut | c1aee32 | 2017-09-15 21:10:29 +0200 | [diff] [blame] | 406 | |
Hai Pham | e83700a | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 407 | return rate; |
Marek Vasut | c1aee32 | 2017-09-15 21:10:29 +0200 | [diff] [blame] | 408 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 409 | } |
| 410 | |
| 411 | printf("%s[%i] unknown fail\n", __func__, __LINE__); |
| 412 | |
| 413 | return -ENOENT; |
| 414 | } |
| 415 | |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 416 | static ulong gen3_clk_get_rate(struct clk *clk) |
| 417 | { |
| 418 | return gen3_clk_get_rate64(clk); |
| 419 | } |
| 420 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 421 | static ulong gen3_clk_set_rate(struct clk *clk, ulong rate) |
| 422 | { |
Marek Vasut | 414dbbe | 2018-01-11 16:28:31 +0100 | [diff] [blame] | 423 | /* Force correct SD-IF divider configuration if applicable */ |
Marek Vasut | c26bf89 | 2018-10-30 17:54:20 +0100 | [diff] [blame] | 424 | gen3_clk_setup_sdif_div(clk, rate); |
Marek Vasut | 7571ac4 | 2018-05-31 19:06:02 +0200 | [diff] [blame] | 425 | return gen3_clk_get_rate64(clk); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 426 | } |
| 427 | |
| 428 | static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args) |
| 429 | { |
| 430 | if (args->args_count != 2) { |
Sean Anderson | a1b654b | 2021-12-01 14:26:53 -0500 | [diff] [blame] | 431 | debug("Invalid args_count: %d\n", args->args_count); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 432 | return -EINVAL; |
| 433 | } |
| 434 | |
| 435 | clk->id = (args->args[0] << 16) | args->args[1]; |
| 436 | |
| 437 | return 0; |
| 438 | } |
| 439 | |
Marek Vasut | 4eb4e6e | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 440 | const struct clk_ops gen3_clk_ops = { |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 441 | .enable = gen3_clk_enable, |
| 442 | .disable = gen3_clk_disable, |
| 443 | .get_rate = gen3_clk_get_rate, |
| 444 | .set_rate = gen3_clk_set_rate, |
| 445 | .of_xlate = gen3_clk_of_xlate, |
| 446 | }; |
| 447 | |
Marek Vasut | f6b3202 | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 448 | static int gen3_clk_probe(struct udevice *dev) |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 449 | { |
| 450 | struct gen3_clk_priv *priv = dev_get_priv(dev); |
Marek Vasut | 4eb4e6e | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 451 | struct cpg_mssr_info *info = |
| 452 | (struct cpg_mssr_info *)dev_get_driver_data(dev); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 453 | fdt_addr_t rst_base; |
| 454 | u32 cpg_mode; |
| 455 | int ret; |
| 456 | |
Masahiro Yamada | 1096ae1 | 2020-07-17 14:36:46 +0900 | [diff] [blame] | 457 | priv->base = dev_read_addr_ptr(dev); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 458 | if (!priv->base) |
| 459 | return -EINVAL; |
| 460 | |
Marek Vasut | 4eb4e6e | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 461 | priv->info = info; |
| 462 | ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node); |
| 463 | if (ret < 0) |
| 464 | return ret; |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 465 | |
| 466 | rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg"); |
| 467 | if (rst_base == FDT_ADDR_T_NONE) |
| 468 | return -EINVAL; |
| 469 | |
Marek Vasut | 814217e | 2021-04-25 21:53:05 +0200 | [diff] [blame] | 470 | cpg_mode = readl(rst_base + info->reset_modemr_offset); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 471 | |
Marek Vasut | 28f9004 | 2018-01-16 19:23:17 +0100 | [diff] [blame] | 472 | priv->cpg_pll_config = |
| 473 | (struct rcar_gen3_cpg_pll_config *)info->get_pll_config(cpg_mode); |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 474 | if (!priv->cpg_pll_config->extal_div) |
| 475 | return -EINVAL; |
| 476 | |
Marek Vasut | 69459b2 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 477 | priv->sscg = !(cpg_mode & BIT(12)); |
| 478 | |
Hai Pham | 9480346 | 2020-11-05 22:30:37 +0700 | [diff] [blame] | 479 | if (info->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) { |
| 480 | priv->info->status_regs = mstpsr; |
| 481 | priv->info->control_regs = smstpcr; |
| 482 | priv->info->reset_regs = srcr; |
| 483 | priv->info->reset_clear_regs = srstclr; |
Hai Pham | 86d59f3 | 2020-08-11 10:46:34 +0700 | [diff] [blame] | 484 | } else if (info->reg_layout == CLK_REG_LAYOUT_RCAR_V3U) { |
| 485 | priv->info->status_regs = mstpsr_for_v3u; |
| 486 | priv->info->control_regs = mstpcr_for_v3u; |
| 487 | priv->info->reset_regs = srcr_for_v3u; |
| 488 | priv->info->reset_clear_regs = srstclr_for_v3u; |
Hai Pham | 9480346 | 2020-11-05 22:30:37 +0700 | [diff] [blame] | 489 | } else { |
| 490 | return -EINVAL; |
| 491 | } |
| 492 | |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 493 | ret = clk_get_by_name(dev, "extal", &priv->clk_extal); |
| 494 | if (ret < 0) |
| 495 | return ret; |
| 496 | |
Marek Vasut | 4eb4e6e | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 497 | if (info->extalr_node) { |
| 498 | ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr); |
Marek Vasut | fb0aa29 | 2017-10-08 21:09:15 +0200 | [diff] [blame] | 499 | if (ret < 0) |
| 500 | return ret; |
| 501 | } |
Marek Vasut | f3b8bf7 | 2017-07-21 23:18:03 +0200 | [diff] [blame] | 502 | |
| 503 | return 0; |
| 504 | } |
| 505 | |
Marek Vasut | f6b3202 | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 506 | static int gen3_clk_remove(struct udevice *dev) |
Marek Vasut | df6a114 | 2017-11-25 22:08:55 +0100 | [diff] [blame] | 507 | { |
| 508 | struct gen3_clk_priv *priv = dev_get_priv(dev); |
Marek Vasut | df6a114 | 2017-11-25 22:08:55 +0100 | [diff] [blame] | 509 | |
Marek Vasut | e11008b | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 510 | return renesas_clk_remove(priv->base, priv->info); |
Marek Vasut | df6a114 | 2017-11-25 22:08:55 +0100 | [diff] [blame] | 511 | } |
Marek Vasut | f6b3202 | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 512 | |
| 513 | U_BOOT_DRIVER(clk_gen3) = { |
| 514 | .name = "clk_gen3", |
| 515 | .id = UCLASS_CLK, |
| 516 | .priv_auto = sizeof(struct gen3_clk_priv), |
| 517 | .ops = &gen3_clk_ops, |
| 518 | .probe = gen3_clk_probe, |
| 519 | .remove = gen3_clk_remove, |
| 520 | }; |
| 521 | |
| 522 | static int gen3_reset_assert(struct reset_ctl *reset_ctl) |
| 523 | { |
| 524 | struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev); |
| 525 | struct gen3_clk_priv *priv = dev_get_priv(cdev); |
| 526 | unsigned int reg = reset_ctl->id / 32; |
| 527 | unsigned int bit = reset_ctl->id % 32; |
| 528 | u32 bitmask = BIT(bit); |
| 529 | |
| 530 | writel(bitmask, priv->base + priv->info->reset_regs[reg]); |
| 531 | |
| 532 | return 0; |
| 533 | } |
| 534 | |
| 535 | static int gen3_reset_deassert(struct reset_ctl *reset_ctl) |
| 536 | { |
| 537 | struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev); |
| 538 | struct gen3_clk_priv *priv = dev_get_priv(cdev); |
| 539 | unsigned int reg = reset_ctl->id / 32; |
| 540 | unsigned int bit = reset_ctl->id % 32; |
| 541 | u32 bitmask = BIT(bit); |
| 542 | |
| 543 | writel(bitmask, priv->base + priv->info->reset_clear_regs[reg]); |
| 544 | |
| 545 | return 0; |
| 546 | } |
| 547 | |
| 548 | static const struct reset_ops rst_gen3_ops = { |
| 549 | .rst_assert = gen3_reset_assert, |
| 550 | .rst_deassert = gen3_reset_deassert, |
| 551 | }; |
| 552 | |
| 553 | U_BOOT_DRIVER(rst_gen3) = { |
| 554 | .name = "rst_gen3", |
| 555 | .id = UCLASS_RESET, |
| 556 | .ops = &rst_gen3_ops, |
| 557 | }; |
| 558 | |
| 559 | int gen3_cpg_bind(struct udevice *parent) |
| 560 | { |
| 561 | struct cpg_mssr_info *info = |
| 562 | (struct cpg_mssr_info *)dev_get_driver_data(parent); |
| 563 | struct udevice *cdev, *rdev; |
| 564 | struct driver *drv; |
| 565 | int ret; |
| 566 | |
| 567 | drv = lists_driver_lookup_name("clk_gen3"); |
| 568 | if (!drv) |
| 569 | return -ENOENT; |
| 570 | |
| 571 | ret = device_bind_with_driver_data(parent, drv, "clk_gen3", (ulong)info, |
| 572 | dev_ofnode(parent), &cdev); |
| 573 | if (ret) |
| 574 | return ret; |
| 575 | |
| 576 | drv = lists_driver_lookup_name("rst_gen3"); |
| 577 | if (!drv) |
| 578 | return -ENOENT; |
| 579 | |
| 580 | ret = device_bind_with_driver_data(parent, drv, "rst_gen3", (ulong)cdev, |
| 581 | dev_ofnode(parent), &rdev); |
| 582 | if (ret) |
| 583 | device_unbind(cdev); |
| 584 | |
| 585 | return ret; |
| 586 | } |