blob: aea8b1e8390f7b9fee8147479169625269ff355d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutf3b8bf72017-07-21 23:18:03 +02002/*
Marek Vasut3f1a3a12017-10-09 20:52:33 +02003 * Renesas RCar Gen3 CPG MSSR driver
Marek Vasutf3b8bf72017-07-21 23:18:03 +02004 *
5 * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on the following driver from Linux kernel:
8 * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9 *
10 * Copyright (C) 2016 Glider bvba
Marek Vasutf3b8bf72017-07-21 23:18:03 +020011 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
Marek Vasutf6b32022023-01-26 21:02:03 +010016#include <dm/device-internal.h>
17#include <dm/lists.h>
Marek Vasutf3b8bf72017-07-21 23:18:03 +020018#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060019#include <log.h>
Marek Vasutf3b8bf72017-07-21 23:18:03 +020020#include <wait_bit.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060021#include <asm/global_data.h>
Marek Vasutf3b8bf72017-07-21 23:18:03 +020022#include <asm/io.h>
Hai Phame83700a2023-01-26 21:06:03 +010023#include <linux/bitfield.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060024#include <linux/bitops.h>
Marek Vasutb2970fd2023-01-26 21:06:02 +010025#include <linux/clk-provider.h>
Marek Vasutf6b32022023-01-26 21:02:03 +010026#include <reset-uclass.h>
Marek Vasutf3b8bf72017-07-21 23:18:03 +020027
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010028#include <dt-bindings/clock/renesas-cpg-mssr.h>
29
30#include "renesas-cpg-mssr.h"
Marek Vasute11008b2018-01-15 16:44:39 +010031#include "rcar-gen3-cpg.h"
Marek Vasutf3b8bf72017-07-21 23:18:03 +020032
Marek Vasutf3b8bf72017-07-21 23:18:03 +020033#define CPG_PLL0CR 0x00d8
34#define CPG_PLL2CR 0x002c
35#define CPG_PLL4CR 0x01f4
36
Hai Phame83700a2023-01-26 21:06:03 +010037/* Non-constant mask variant of FIELD_GET */
38#define field_get(_mask, _reg) (((_reg) & (_mask)) >> (ffs(_mask) - 1))
Marek Vasutc1aee322017-09-15 21:10:29 +020039
Marek Vasutf3b8bf72017-07-21 23:18:03 +020040/*
Marek Vasutf3b8bf72017-07-21 23:18:03 +020041 * SDn Clock
42 */
43#define CPG_SD_STP_HCK BIT(9)
44#define CPG_SD_STP_CK BIT(8)
45
46#define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK)
47#define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0)
48
49#define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
50{ \
51 .val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
52 ((stp_ck) ? CPG_SD_STP_CK : 0) | \
53 ((sd_srcfc) << 2) | \
54 ((sd_fc) << 0), \
55 .div = (sd_div), \
56}
57
Marek Vasutf3b8bf72017-07-21 23:18:03 +020058/* SDn divider
59 * sd_srcfc sd_fc div
60 * stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc
61 *-------------------------------------------------------------------
62 * 0 0 0 (1) 1 (4) 4
63 * 0 0 1 (2) 1 (4) 8
64 * 1 0 2 (4) 1 (4) 16
65 * 1 0 3 (8) 1 (4) 32
66 * 1 0 4 (16) 1 (4) 64
67 * 0 0 0 (1) 0 (2) 2
68 * 0 0 1 (2) 0 (2) 4
69 * 1 0 2 (4) 0 (2) 8
70 * 1 0 3 (8) 0 (2) 16
71 * 1 0 4 (16) 0 (2) 32
72 */
Marek Vasutb2970fd2023-01-26 21:06:02 +010073static const struct clk_div_table cpg_sd_div_table[] = {
Marek Vasutf3b8bf72017-07-21 23:18:03 +020074/* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */
75 CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4),
76 CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8),
77 CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16),
78 CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32),
79 CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64),
80 CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2),
81 CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4),
82 CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8),
83 CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16),
84 CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32),
85};
86
Hai Phame83700a2023-01-26 21:06:03 +010087static const struct clk_div_table cpg_rpcsrc_div_table[] = {
88 { 2, 5 }, { 3, 6 }, { 0, 0 },
89};
90
91static const struct clk_div_table cpg_rpc_div_table[] = {
92 { 1, 2 }, { 3, 4 }, { 5, 6 }, { 7, 8 }, { 0, 0 },
93};
94
95static unsigned int rcar_clk_get_table_div(const struct clk_div_table *table,
96 const u32 value)
97{
98 const struct clk_div_table *clkt;
99
100 for (clkt = table; clkt->div; clkt++)
101 if (clkt->val == value)
102 return clkt->div;
103 return 0;
104}
105
106static __always_inline s64
107rcar_clk_get_rate64_div_table(unsigned int parent, u64 parent_rate,
108 void __iomem *reg, const u32 mask,
109 const struct clk_div_table *table, char *name)
110{
111 u32 value, div;
112 u64 rate;
113
114 value = field_get(mask, readl(reg));
115 div = rcar_clk_get_table_div(table, value);
116 if (!div)
117 return -EINVAL;
118
119 rate = parent_rate / div;
120 debug("%s[%i] %s clk: parent=%i div=%u => rate=%llu\n",
121 __func__, __LINE__, name, parent, div, rate);
122
123 return rate;
124}
125
Marek Vasut69459b22018-05-31 19:47:42 +0200126static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk,
127 struct cpg_mssr_info *info, struct clk *parent)
128{
129 const struct cpg_core_clk *core;
130 int ret;
131
132 if (!renesas_clk_is_mod(clk)) {
133 ret = renesas_clk_get_core(clk, info, &core);
134 if (ret)
135 return ret;
136
Marek Vasut78414832019-03-04 21:38:10 +0100137 if (core->type == CLK_TYPE_GEN3_MDSEL) {
Marek Vasut69459b22018-05-31 19:47:42 +0200138 parent->dev = clk->dev;
139 parent->id = core->parent >> (priv->sscg ? 16 : 0);
140 parent->id &= 0xffff;
141 return 0;
142 }
143 }
144
145 return renesas_clk_get_parent(clk, info, parent);
146}
147
Marek Vasutc26bf892018-10-30 17:54:20 +0100148static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate)
Marek Vasut5a51be52017-09-15 21:10:08 +0200149{
150 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasute11008b2018-01-15 16:44:39 +0100151 struct cpg_mssr_info *info = priv->info;
Marek Vasut5a51be52017-09-15 21:10:08 +0200152 const struct cpg_core_clk *core;
153 struct clk parent;
154 int ret;
155
Marek Vasut69459b22018-05-31 19:47:42 +0200156 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasut5a51be52017-09-15 21:10:08 +0200157 if (ret) {
158 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
159 return ret;
160 }
161
Marek Vasute11008b2018-01-15 16:44:39 +0100162 if (renesas_clk_is_mod(&parent))
Marek Vasut5a51be52017-09-15 21:10:08 +0200163 return 0;
164
Marek Vasute11008b2018-01-15 16:44:39 +0100165 ret = renesas_clk_get_core(&parent, info, &core);
Marek Vasut5a51be52017-09-15 21:10:08 +0200166 if (ret)
167 return ret;
168
169 if (core->type != CLK_TYPE_GEN3_SD)
170 return 0;
171
172 debug("%s[%i] SDIF offset=%x\n", __func__, __LINE__, core->offset);
173
Marek Vasutc26bf892018-10-30 17:54:20 +0100174 writel((rate == 400000000) ? 0x4 : 0x1, priv->base + core->offset);
Marek Vasut5a51be52017-09-15 21:10:08 +0200175
176 return 0;
177}
178
Marek Vasute11008b2018-01-15 16:44:39 +0100179static int gen3_clk_enable(struct clk *clk)
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200180{
181 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200182
Hai Pham5460ee02020-05-22 10:39:04 +0700183 return renesas_clk_endisable(clk, priv->base, priv->info, true);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200184}
185
186static int gen3_clk_disable(struct clk *clk)
187{
Marek Vasute11008b2018-01-15 16:44:39 +0100188 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
189
Hai Pham5460ee02020-05-22 10:39:04 +0700190 return renesas_clk_endisable(clk, priv->base, priv->info, false);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200191}
192
Marek Vasut8f567862021-04-27 19:36:39 +0200193static u64 gen3_clk_get_rate64(struct clk *clk);
194
195static u64 gen3_clk_get_rate64_pll_mul_reg(struct gen3_clk_priv *priv,
196 struct clk *parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200197 u32 mul_reg, u32 mult, u32 div,
198 char *name)
199{
200 u32 value;
201 u64 rate;
202
203 if (mul_reg) {
204 value = readl(priv->base + mul_reg);
205 mult = (((value >> 24) & 0x7f) + 1) * 2;
206 div = 1;
207 }
208
209 rate = (gen3_clk_get_rate64(parent) * mult) / div;
210
Marek Vasut1bd25212023-01-26 21:02:05 +0100211 debug("%s[%i] %s clk: mult=%u div=%u => rate=%llu\n",
212 __func__, __LINE__, name, mult, div, rate);
Marek Vasut8f567862021-04-27 19:36:39 +0200213 return rate;
214}
215
Marek Vasut7571ac42018-05-31 19:06:02 +0200216static u64 gen3_clk_get_rate64(struct clk *clk)
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200217{
218 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutb9234192018-01-08 16:05:28 +0100219 struct cpg_mssr_info *info = priv->info;
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200220 struct clk parent;
221 const struct cpg_core_clk *core;
222 const struct rcar_gen3_cpg_pll_config *pll_config =
223 priv->cpg_pll_config;
Hai Phame83700a2023-01-26 21:06:03 +0100224 u32 value, div;
Marek Vasut7571ac42018-05-31 19:06:02 +0200225 u64 rate = 0;
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200226 int i, ret;
227
228 debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
229
Marek Vasut69459b22018-05-31 19:47:42 +0200230 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200231 if (ret) {
232 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
233 return ret;
234 }
235
Marek Vasute11008b2018-01-15 16:44:39 +0100236 if (renesas_clk_is_mod(clk)) {
Marek Vasut7571ac42018-05-31 19:06:02 +0200237 rate = gen3_clk_get_rate64(&parent);
238 debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n",
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200239 __func__, __LINE__, parent.id, rate);
240 return rate;
241 }
242
Marek Vasute11008b2018-01-15 16:44:39 +0100243 ret = renesas_clk_get_core(clk, info, &core);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200244 if (ret)
245 return ret;
246
247 switch (core->type) {
248 case CLK_TYPE_IN:
Marek Vasutb9234192018-01-08 16:05:28 +0100249 if (core->id == info->clk_extal_id) {
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200250 rate = clk_get_rate(&priv->clk_extal);
Marek Vasut7571ac42018-05-31 19:06:02 +0200251 debug("%s[%i] EXTAL clk: rate=%llu\n",
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200252 __func__, __LINE__, rate);
253 return rate;
254 }
255
Marek Vasutb9234192018-01-08 16:05:28 +0100256 if (core->id == info->clk_extalr_id) {
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200257 rate = clk_get_rate(&priv->clk_extalr);
Marek Vasut7571ac42018-05-31 19:06:02 +0200258 debug("%s[%i] EXTALR clk: rate=%llu\n",
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200259 __func__, __LINE__, rate);
260 return rate;
261 }
262
263 return -EINVAL;
264
265 case CLK_TYPE_GEN3_MAIN:
Marek Vasut1bd25212023-01-26 21:02:05 +0100266 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200267 0, 1, pll_config->extal_div,
268 "MAIN");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200269
270 case CLK_TYPE_GEN3_PLL0:
Marek Vasut1bd25212023-01-26 21:02:05 +0100271 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200272 CPG_PLL0CR, 0, 0, "PLL0");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200273
274 case CLK_TYPE_GEN3_PLL1:
Marek Vasut1bd25212023-01-26 21:02:05 +0100275 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200276 0, pll_config->pll1_mult,
277 pll_config->pll1_div, "PLL1");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200278
279 case CLK_TYPE_GEN3_PLL2:
Marek Vasut1bd25212023-01-26 21:02:05 +0100280 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200281 CPG_PLL2CR, 0, 0, "PLL2");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200282
283 case CLK_TYPE_GEN3_PLL3:
Marek Vasut1bd25212023-01-26 21:02:05 +0100284 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200285 0, pll_config->pll3_mult,
286 pll_config->pll3_div, "PLL3");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200287
288 case CLK_TYPE_GEN3_PLL4:
Marek Vasut1bd25212023-01-26 21:02:05 +0100289 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200290 CPG_PLL4CR, 0, 0, "PLL4");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200291
Marek Vasut569acef2023-01-26 21:01:56 +0100292 case CLK_TYPE_GEN4_MAIN:
Marek Vasut1bd25212023-01-26 21:02:05 +0100293 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut0fbb8a72021-04-27 19:52:53 +0200294 0, 1, pll_config->extal_div,
295 "V3U_MAIN");
296
Marek Vasut569acef2023-01-26 21:01:56 +0100297 case CLK_TYPE_GEN4_PLL1:
Marek Vasut1bd25212023-01-26 21:02:05 +0100298 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut0fbb8a72021-04-27 19:52:53 +0200299 0, pll_config->pll1_mult,
300 pll_config->pll1_div,
301 "V3U_PLL1");
302
Marek Vasut569acef2023-01-26 21:01:56 +0100303 case CLK_TYPE_GEN4_PLL2X_3X:
Marek Vasut1bd25212023-01-26 21:02:05 +0100304 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut0fbb8a72021-04-27 19:52:53 +0200305 core->offset, 0, 0,
306 "V3U_PLL2X_3X");
307
Marek Vasut569acef2023-01-26 21:01:56 +0100308 case CLK_TYPE_GEN4_PLL5:
Marek Vasut1bd25212023-01-26 21:02:05 +0100309 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut0fbb8a72021-04-27 19:52:53 +0200310 0, pll_config->pll5_mult,
311 pll_config->pll5_div,
312 "V3U_PLL5");
313
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200314 case CLK_TYPE_FF:
Marek Vasut1bd25212023-01-26 21:02:05 +0100315 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut8f567862021-04-27 19:36:39 +0200316 0, core->mult, core->div,
317 "FIXED");
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200318
Marek Vasut78414832019-03-04 21:38:10 +0100319 case CLK_TYPE_GEN3_MDSEL:
Marek Vasut69459b22018-05-31 19:47:42 +0200320 div = (core->div >> (priv->sscg ? 16 : 0)) & 0xffff;
321 rate = gen3_clk_get_rate64(&parent) / div;
322 debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n",
323 __func__, __LINE__,
324 (core->parent >> (priv->sscg ? 16 : 0)) & 0xffff,
325 div, rate);
326 return rate;
327
Hai Pham0985e0e2023-01-26 21:01:49 +0100328 case CLK_TYPE_GEN3_SDH: /* Fixed factor 1:1 */
Marek Vasut569acef2023-01-26 21:01:56 +0100329 fallthrough;
330 case CLK_TYPE_GEN4_SDH: /* Fixed factor 1:1 */
Hai Pham0985e0e2023-01-26 21:01:49 +0100331 return gen3_clk_get_rate64(&parent);
332
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200333 case CLK_TYPE_GEN3_SD: /* FIXME */
Marek Vasut0fbb8a72021-04-27 19:52:53 +0200334 fallthrough;
Marek Vasut569acef2023-01-26 21:01:56 +0100335 case CLK_TYPE_GEN4_SD:
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200336 value = readl(priv->base + core->offset);
337 value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK;
338
339 for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) {
340 if (cpg_sd_div_table[i].val != value)
341 continue;
342
Marek Vasut7571ac42018-05-31 19:06:02 +0200343 rate = gen3_clk_get_rate64(&parent) /
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200344 cpg_sd_div_table[i].div;
Marek Vasut7571ac42018-05-31 19:06:02 +0200345 debug("%s[%i] SD clk: parent=%i div=%i => rate=%llu\n",
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200346 __func__, __LINE__,
347 core->parent, cpg_sd_div_table[i].div, rate);
348
349 return rate;
350 }
351
352 return -EINVAL;
Marek Vasutc1aee322017-09-15 21:10:29 +0200353
Hai Phame83700a2023-01-26 21:06:03 +0100354 case CLK_TYPE_GEN3_RPCSRC:
355 return rcar_clk_get_rate64_div_table(core->parent,
356 gen3_clk_get_rate64(&parent),
357 priv->base + CPG_RPCCKCR,
358 CPG_RPCCKCR_DIV_POST_MASK,
359 cpg_rpcsrc_div_table, "RPCSRC");
360
Hai Pham85e691e2023-01-26 21:06:04 +0100361 case CLK_TYPE_GEN3_D3_RPCSRC:
362 case CLK_TYPE_GEN3_E3_RPCSRC:
363 /*
364 * Register RPCSRC as fixed factor clock based on the
365 * MD[4:1] pins and CPG_RPCCKCR[4:3] register value for
366 * which has been set prior to booting the kernel.
367 */
368 value = (readl(priv->base + CPG_RPCCKCR) & GENMASK(4, 3)) >> 3;
369
370 switch (value) {
371 case 0:
372 div = 5;
373 break;
374 case 1:
375 div = 3;
376 break;
377 case 2:
378 div = core->div;
379 break;
380 case 3:
381 default:
382 div = 2;
383 break;
384 }
385
386 rate = gen3_clk_get_rate64(&parent) / div;
387 debug("%s[%i] E3/D3 RPCSRC clk: parent=%i div=%u => rate=%llu\n",
388 __func__, __LINE__, (core->parent >> 16) & 0xffff, div, rate);
389
390 return rate;
391
Marek Vasutc1aee322017-09-15 21:10:29 +0200392 case CLK_TYPE_GEN3_RPC:
Marek Vasut569acef2023-01-26 21:01:56 +0100393 case CLK_TYPE_GEN4_RPC:
Hai Phame83700a2023-01-26 21:06:03 +0100394 return rcar_clk_get_rate64_div_table(core->parent,
395 gen3_clk_get_rate64(&parent),
396 priv->base + CPG_RPCCKCR,
397 CPG_RPCCKCR_DIV_PRE_MASK,
398 cpg_rpc_div_table, "RPC");
Marek Vasutc1aee322017-09-15 21:10:29 +0200399
Hai Phame83700a2023-01-26 21:06:03 +0100400 case CLK_TYPE_GEN3_RPCD2:
401 case CLK_TYPE_GEN4_RPCD2:
402 rate = gen3_clk_get_rate64(&parent) / 2;
Hai Pham215de2b2020-08-11 10:25:28 +0700403
Hai Phame83700a2023-01-26 21:06:03 +0100404 debug("%s[%i] RPCD2 clk: parent=%i => rate=%llu\n",
405 __func__, __LINE__, core->parent, rate);
Marek Vasutc1aee322017-09-15 21:10:29 +0200406
Hai Phame83700a2023-01-26 21:06:03 +0100407 return rate;
Marek Vasutc1aee322017-09-15 21:10:29 +0200408
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200409 }
410
411 printf("%s[%i] unknown fail\n", __func__, __LINE__);
412
413 return -ENOENT;
414}
415
Marek Vasut7571ac42018-05-31 19:06:02 +0200416static ulong gen3_clk_get_rate(struct clk *clk)
417{
418 return gen3_clk_get_rate64(clk);
419}
420
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200421static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
422{
Marek Vasut414dbbe2018-01-11 16:28:31 +0100423 /* Force correct SD-IF divider configuration if applicable */
Marek Vasutc26bf892018-10-30 17:54:20 +0100424 gen3_clk_setup_sdif_div(clk, rate);
Marek Vasut7571ac42018-05-31 19:06:02 +0200425 return gen3_clk_get_rate64(clk);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200426}
427
428static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
429{
430 if (args->args_count != 2) {
Sean Andersona1b654b2021-12-01 14:26:53 -0500431 debug("Invalid args_count: %d\n", args->args_count);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200432 return -EINVAL;
433 }
434
435 clk->id = (args->args[0] << 16) | args->args[1];
436
437 return 0;
438}
439
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100440const struct clk_ops gen3_clk_ops = {
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200441 .enable = gen3_clk_enable,
442 .disable = gen3_clk_disable,
443 .get_rate = gen3_clk_get_rate,
444 .set_rate = gen3_clk_set_rate,
445 .of_xlate = gen3_clk_of_xlate,
446};
447
Marek Vasutf6b32022023-01-26 21:02:03 +0100448static int gen3_clk_probe(struct udevice *dev)
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200449{
450 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100451 struct cpg_mssr_info *info =
452 (struct cpg_mssr_info *)dev_get_driver_data(dev);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200453 fdt_addr_t rst_base;
454 u32 cpg_mode;
455 int ret;
456
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900457 priv->base = dev_read_addr_ptr(dev);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200458 if (!priv->base)
459 return -EINVAL;
460
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100461 priv->info = info;
462 ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
463 if (ret < 0)
464 return ret;
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200465
466 rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
467 if (rst_base == FDT_ADDR_T_NONE)
468 return -EINVAL;
469
Marek Vasut814217e2021-04-25 21:53:05 +0200470 cpg_mode = readl(rst_base + info->reset_modemr_offset);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200471
Marek Vasut28f90042018-01-16 19:23:17 +0100472 priv->cpg_pll_config =
473 (struct rcar_gen3_cpg_pll_config *)info->get_pll_config(cpg_mode);
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200474 if (!priv->cpg_pll_config->extal_div)
475 return -EINVAL;
476
Marek Vasut69459b22018-05-31 19:47:42 +0200477 priv->sscg = !(cpg_mode & BIT(12));
478
Hai Pham94803462020-11-05 22:30:37 +0700479 if (info->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) {
480 priv->info->status_regs = mstpsr;
481 priv->info->control_regs = smstpcr;
482 priv->info->reset_regs = srcr;
483 priv->info->reset_clear_regs = srstclr;
Hai Pham86d59f32020-08-11 10:46:34 +0700484 } else if (info->reg_layout == CLK_REG_LAYOUT_RCAR_V3U) {
485 priv->info->status_regs = mstpsr_for_v3u;
486 priv->info->control_regs = mstpcr_for_v3u;
487 priv->info->reset_regs = srcr_for_v3u;
488 priv->info->reset_clear_regs = srstclr_for_v3u;
Hai Pham94803462020-11-05 22:30:37 +0700489 } else {
490 return -EINVAL;
491 }
492
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200493 ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
494 if (ret < 0)
495 return ret;
496
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100497 if (info->extalr_node) {
498 ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr);
Marek Vasutfb0aa292017-10-08 21:09:15 +0200499 if (ret < 0)
500 return ret;
501 }
Marek Vasutf3b8bf72017-07-21 23:18:03 +0200502
503 return 0;
504}
505
Marek Vasutf6b32022023-01-26 21:02:03 +0100506static int gen3_clk_remove(struct udevice *dev)
Marek Vasutdf6a1142017-11-25 22:08:55 +0100507{
508 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasutdf6a1142017-11-25 22:08:55 +0100509
Marek Vasute11008b2018-01-15 16:44:39 +0100510 return renesas_clk_remove(priv->base, priv->info);
Marek Vasutdf6a1142017-11-25 22:08:55 +0100511}
Marek Vasutf6b32022023-01-26 21:02:03 +0100512
513U_BOOT_DRIVER(clk_gen3) = {
514 .name = "clk_gen3",
515 .id = UCLASS_CLK,
516 .priv_auto = sizeof(struct gen3_clk_priv),
517 .ops = &gen3_clk_ops,
518 .probe = gen3_clk_probe,
519 .remove = gen3_clk_remove,
520};
521
522static int gen3_reset_assert(struct reset_ctl *reset_ctl)
523{
524 struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
525 struct gen3_clk_priv *priv = dev_get_priv(cdev);
526 unsigned int reg = reset_ctl->id / 32;
527 unsigned int bit = reset_ctl->id % 32;
528 u32 bitmask = BIT(bit);
529
530 writel(bitmask, priv->base + priv->info->reset_regs[reg]);
531
532 return 0;
533}
534
535static int gen3_reset_deassert(struct reset_ctl *reset_ctl)
536{
537 struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
538 struct gen3_clk_priv *priv = dev_get_priv(cdev);
539 unsigned int reg = reset_ctl->id / 32;
540 unsigned int bit = reset_ctl->id % 32;
541 u32 bitmask = BIT(bit);
542
543 writel(bitmask, priv->base + priv->info->reset_clear_regs[reg]);
544
545 return 0;
546}
547
548static const struct reset_ops rst_gen3_ops = {
549 .rst_assert = gen3_reset_assert,
550 .rst_deassert = gen3_reset_deassert,
551};
552
553U_BOOT_DRIVER(rst_gen3) = {
554 .name = "rst_gen3",
555 .id = UCLASS_RESET,
556 .ops = &rst_gen3_ops,
557};
558
559int gen3_cpg_bind(struct udevice *parent)
560{
561 struct cpg_mssr_info *info =
562 (struct cpg_mssr_info *)dev_get_driver_data(parent);
563 struct udevice *cdev, *rdev;
564 struct driver *drv;
565 int ret;
566
567 drv = lists_driver_lookup_name("clk_gen3");
568 if (!drv)
569 return -ENOENT;
570
571 ret = device_bind_with_driver_data(parent, drv, "clk_gen3", (ulong)info,
572 dev_ofnode(parent), &cdev);
573 if (ret)
574 return ret;
575
576 drv = lists_driver_lookup_name("rst_gen3");
577 if (!drv)
578 return -ENOENT;
579
580 ret = device_bind_with_driver_data(parent, drv, "rst_gen3", (ulong)cdev,
581 dev_ofnode(parent), &rdev);
582 if (ret)
583 device_unbind(cdev);
584
585 return ret;
586}