blob: 72f5fde16a7b7331338ce487916cd5caae07ce0c [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galafd83aa82008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
York Sun4bd582d2014-04-30 14:43:49 -070014#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
Kumar Galaa1c0a462010-05-21 04:14:49 -050016#include "../board/freescale/common/ics307_clk.h"
17
Wolfgang Denkdc25d152010-10-04 19:58:00 +020018#ifdef CONFIG_36BIT
Kumar Galaee1ca7e2009-07-30 15:54:07 -050019#define CONFIG_PHYS_64BIT 1
20#endif
21
Wolfgang Denkdc25d152010-10-04 19:58:00 +020022#ifdef CONFIG_NAND
Mingkai Huc2a6dca2009-09-23 15:20:37 +080023#define CONFIG_NAND_U_BOOT 1
24#define CONFIG_RAMBOOT_NAND 1
Haiying Wang31b90122010-11-10 15:37:13 -050025#ifdef CONFIG_NAND_SPL
26#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
27#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
28#else
Masahiro Yamada55e63652014-02-25 19:26:48 +090029#define CONFIG_SYS_LDSCRIPT $(CPUDIR)/u-boot-nand.lds
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020030#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang31b90122010-11-10 15:37:13 -050031#endif /* CONFIG_NAND_SPL */
Mingkai Huc2a6dca2009-09-23 15:20:37 +080032#endif
33
Wolfgang Denkdc25d152010-10-04 19:58:00 +020034#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080035#define CONFIG_RAMBOOT_SDCARD 1
Haijun.Zhangbb327932014-04-10 11:16:30 +080036#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Galae727a362011-01-12 02:48:53 -060037#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hua74e3952009-09-23 15:20:38 +080038#endif
39
Wolfgang Denkdc25d152010-10-04 19:58:00 +020040#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080041#define CONFIG_RAMBOOT_SPIFLASH 1
Haijun.Zhangbb327932014-04-10 11:16:30 +080042#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Galae727a362011-01-12 02:48:53 -060043#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020044#endif
45
46#ifndef CONFIG_SYS_TEXT_BASE
Haijun.Zhangafdc3f52014-02-13 09:03:02 +080047#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hua74e3952009-09-23 15:20:38 +080048#endif
49
Kumar Galae727a362011-01-12 02:48:53 -060050#ifndef CONFIG_RESET_VECTOR_ADDRESS
51#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
52#endif
53
Haiying Wang31b90122010-11-10 15:37:13 -050054#ifndef CONFIG_SYS_MONITOR_BASE
55#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
56#endif
57
Kumar Galafd83aa82008-07-25 13:31:05 -050058/* High Level Configuration Options */
59#define CONFIG_BOOKE 1 /* BOOKE */
60#define CONFIG_E500 1 /* BOOKE e500 family */
Kumar Galafd83aa82008-07-25 13:31:05 -050061#define CONFIG_MPC8536 1
62#define CONFIG_MPC8536DS 1
63
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060064#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Xie Xiaobo8f3933e2011-10-03 12:18:39 -070065#define CONFIG_SPI_FLASH 1 /* Has SPI Flash */
Kumar Galafd83aa82008-07-25 13:31:05 -050066#define CONFIG_PCI 1 /* Enable PCI/PCIE */
67#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
68#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
69#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
70#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
71#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000072#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Galafd83aa82008-07-25 13:31:05 -050073#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050074#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050075
76#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080077#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Galafd83aa82008-07-25 13:31:05 -050078
79#define CONFIG_TSEC_ENET /* tsec ethernet support */
80#define CONFIG_ENV_OVERWRITE
81
Kumar Galaa1c0a462010-05-21 04:14:49 -050082#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
83#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050084#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050085
86/*
87 * These can be toggled for performance analysis, otherwise use default.
88 */
89#define CONFIG_L2_CACHE /* toggle L2 cache */
90#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050091
Andy Fleming6843a6e2008-10-30 16:51:33 -050092#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
93
Kumar Galafd83aa82008-07-25 13:31:05 -050094#define CONFIG_ENABLE_36BIT_PHYS 1
95
Kumar Galaee1ca7e2009-07-30 15:54:07 -050096#ifdef CONFIG_PHYS_64BIT
97#define CONFIG_ADDR_MAP 1
98#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
99#endif
100
Mingkai Hu90975312009-09-23 15:19:32 +0800101#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
102#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500103#define CONFIG_PANIC_HANG /* do not reset board on panic */
104
105/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800106 * Config the L2 Cache as L2 SRAM
107 */
108#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
109#ifdef CONFIG_PHYS_64BIT
110#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
111#else
112#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
113#endif
114#define CONFIG_SYS_L2_SIZE (512 << 10)
115#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
116
Timur Tabid8f341c2011-08-04 18:03:41 -0500117#define CONFIG_SYS_CCSRBAR 0xffe00000
118#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Galafd83aa82008-07-25 13:31:05 -0500119
Kumar Gala842aa5b2011-11-09 09:10:49 -0600120#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -0500121#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800122#endif
123
Kumar Galafd83aa82008-07-25 13:31:05 -0500124/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500125#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -0700126#define CONFIG_SYS_FSL_DDR2
Kumar Galafd83aa82008-07-25 13:31:05 -0500127#undef CONFIG_FSL_DDR_INTERACTIVE
128#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
129#define CONFIG_DDR_SPD
Kumar Galafd83aa82008-07-25 13:31:05 -0500130
Dave Liud3ca1242008-10-28 17:53:38 +0800131#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500132#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
135#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500136
137#define CONFIG_NUM_DDR_CONTROLLERS 1
138#define CONFIG_DIMM_SLOTS_PER_CTLR 1
139#define CONFIG_CHIP_SELECTS_PER_CTRL 2
140
141/* I2C addresses of SPD EEPROMs */
142#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500144
145/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800146#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800148#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_DDR_TIMING_3 0x00000000
150#define CONFIG_SYS_DDR_TIMING_0 0x00260802
151#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
152#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
153#define CONFIG_SYS_DDR_MODE_1 0x00480432
154#define CONFIG_SYS_DDR_MODE_2 0x00000000
155#define CONFIG_SYS_DDR_INTERVAL 0x06180100
156#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
157#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
158#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
159#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800160#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
164#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
165#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500166
Kumar Galafd83aa82008-07-25 13:31:05 -0500167/* Make sure required options are set */
168#ifndef CONFIG_SPD_EEPROM
169#error ("CONFIG_SPD_EEPROM is required")
170#endif
171
172#undef CONFIG_CLOCKS_IN_MHZ
173
174
175/*
176 * Memory map -- xxx -this is wrong, needs updating
177 *
178 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
179 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
180 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
181 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
182 *
183 * Localbus cacheable (TBD)
184 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
185 *
186 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500187 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500188 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500189 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500190 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
191 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
192 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
193 */
194
195/*
196 * Local Bus Definitions
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500199#ifdef CONFIG_PHYS_64BIT
200#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
201#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600202#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500203#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500204
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800205#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000206 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800207#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500208
Mingkai Hu90975312009-09-23 15:19:32 +0800209#define CONFIG_SYS_BR1_PRELIM \
210 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
211 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600212#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500213
Mingkai Hu90975312009-09-23 15:19:32 +0800214#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
215 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500217#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
218
Mingkai Hu90975312009-09-23 15:19:32 +0800219#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
220#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800222#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
223#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500224
Kumar Galab1dd51f2010-11-29 14:32:11 -0600225#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
226 defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800227#define CONFIG_SYS_RAMBOOT
Kumar Galab1dd51f2010-11-29 14:32:11 -0600228#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800229#else
230#undef CONFIG_SYS_RAMBOOT
231#endif
232
Kumar Galafd83aa82008-07-25 13:31:05 -0500233#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_FLASH_CFI
235#define CONFIG_SYS_FLASH_EMPTY_INFO
236#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500237
238#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
239
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000240#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Galafd83aa82008-07-25 13:31:05 -0500241#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
242#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500243#ifdef CONFIG_PHYS_64BIT
244#define PIXIS_BASE_PHYS 0xfffdf0000ull
245#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600246#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500247#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500248
Kumar Gala0f492b42008-12-02 14:19:33 -0600249#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800250#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500251
252#define PIXIS_ID 0x0 /* Board ID at offset 0 */
253#define PIXIS_VER 0x1 /* Board version at offset 1 */
254#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
255#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
256#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
257#define PIXIS_PWR 0x5 /* PIXIS Power status register */
258#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
259#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
260#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
261#define PIXIS_VCTL 0x10 /* VELA Control Register */
262#define PIXIS_VSTAT 0x11 /* VELA Status Register */
263#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
264#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
265#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
266#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500267#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
268#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
269#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
270#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
271#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
272#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
273#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500274#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
275#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
276#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
277#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
278#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
279#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
280#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
281#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
282#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
283#define PIXIS_VWATCH 0x24 /* Watchdog Register */
284#define PIXIS_LED 0x25 /* LED Register */
285
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800286#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
287
Kumar Galafd83aa82008-07-25 13:31:05 -0500288/* old pixis referenced names */
289#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
290#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock3cde72b2011-02-25 16:20:11 -0600291#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Galafd83aa82008-07-25 13:31:05 -0500292
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_INIT_RAM_LOCK 1
294#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200295#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500296
Mingkai Hu90975312009-09-23 15:19:32 +0800297#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200298 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500300
Mingkai Hu90975312009-09-23 15:19:32 +0800301#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
302#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500303
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800304#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500305#define CONFIG_SYS_NAND_BASE 0xffa00000
306#ifdef CONFIG_PHYS_64BIT
307#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
308#else
309#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
310#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800311#else
312#define CONFIG_SYS_NAND_BASE 0xfff00000
313#ifdef CONFIG_PHYS_64BIT
314#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
315#else
316#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
317#endif
318#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500319#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
320 CONFIG_SYS_NAND_BASE + 0x40000, \
321 CONFIG_SYS_NAND_BASE + 0x80000, \
322 CONFIG_SYS_NAND_BASE + 0xC0000}
323#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500324#define CONFIG_MTD_NAND_VERIFY_WRITE
325#define CONFIG_CMD_NAND 1
326#define CONFIG_NAND_FSL_ELBC 1
327#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
328
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800329/* NAND boot: 4K NAND loader config */
330#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangafdc3f52014-02-13 09:03:02 +0800331#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800332#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
333#define CONFIG_SYS_NAND_U_BOOT_START \
334 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
335#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
336#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
337#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
338
Jason Jin3a1e04f2008-10-31 05:07:04 -0500339/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500340#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800341 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
342 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
343 | BR_PS_8 /* Port Size = 8 bit */ \
344 | BR_MS_FCM /* MSEL = FCM */ \
345 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500346#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu90975312009-09-23 15:19:32 +0800347 | OR_FCM_PGS /* Large Page*/ \
348 | OR_FCM_CSCT \
349 | OR_FCM_CST \
350 | OR_FCM_CHT \
351 | OR_FCM_SCY_1 \
352 | OR_FCM_TRLX \
353 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500354
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800355#ifdef CONFIG_RAMBOOT_NAND
Matthew McClintock48aab142011-04-05 14:39:33 -0500356#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
357#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800358#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
359#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
360#else
361#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
362#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500363#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
364#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800365#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500366
Mingkai Hu90975312009-09-23 15:19:32 +0800367#define CONFIG_SYS_BR4_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000368 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800369 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
370 | BR_PS_8 /* Port Size = 8 bit */ \
371 | BR_MS_FCM /* MSEL = FCM */ \
372 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500373#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800374#define CONFIG_SYS_BR5_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000375 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800376 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
377 | BR_PS_8 /* Port Size = 8 bit */ \
378 | BR_MS_FCM /* MSEL = FCM */ \
379 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500380#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500381
Mingkai Hu90975312009-09-23 15:19:32 +0800382#define CONFIG_SYS_BR6_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000383 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800384 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
385 | BR_PS_8 /* Port Size = 8 bit */ \
386 | BR_MS_FCM /* MSEL = FCM */ \
387 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500388#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500389
Kumar Galafd83aa82008-07-25 13:31:05 -0500390/* Serial Port - controlled on board with jumper J8
391 * open - index 2
392 * shorted - index 1
393 */
394#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_NS16550
396#define CONFIG_SYS_NS16550_SERIAL
397#define CONFIG_SYS_NS16550_REG_SIZE 1
398#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500399#ifdef CONFIG_NAND_SPL
400#define CONFIG_NS16550_MIN_FUNCTIONS
401#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500402
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500404 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
405
Mingkai Hu90975312009-09-23 15:19:32 +0800406#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
407#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500408
409/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_HUSH_PARSER
Kumar Galafd83aa82008-07-25 13:31:05 -0500411
412/*
413 * Pass open firmware flat tree
414 */
415#define CONFIG_OF_LIBFDT 1
416#define CONFIG_OF_BOARD_SETUP 1
417#define CONFIG_OF_STDOUT_VIA_ALIAS 1
418
Kumar Galafd83aa82008-07-25 13:31:05 -0500419/*
420 * I2C
421 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200422#define CONFIG_SYS_I2C
423#define CONFIG_SYS_I2C_FSL
424#define CONFIG_SYS_FSL_I2C_SPEED 400000
425#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
426#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
427#define CONFIG_SYS_FSL_I2C2_SPEED 400000
428#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
429#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
430#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Galafd83aa82008-07-25 13:31:05 -0500431
432/*
433 * I2C2 EEPROM
434 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200435#define CONFIG_ID_EEPROM
436#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500438#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
440#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
441#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500442
443/*
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700444 * eSPI - Enhanced SPI
445 */
446#define CONFIG_HARD_SPI
447#define CONFIG_FSL_ESPI
448
449#if defined(CONFIG_SPI_FLASH)
450#define CONFIG_SPI_FLASH_SPANSION
451#define CONFIG_CMD_SF
452#define CONFIG_SF_DEFAULT_SPEED 10000000
453#define CONFIG_SF_DEFAULT_MODE 0
454#endif
455
456/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500457 * General PCI
458 * Memory space is mapped 1-1, but I/O space must start from 0.
459 */
460
Kumar Galaef43b6e2008-12-02 16:08:39 -0600461#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500462#ifdef CONFIG_PHYS_64BIT
463#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
464#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
465#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600466#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
467#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500468#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500470#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
471#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
472#ifdef CONFIG_PHYS_64BIT
473#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
474#else
475#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
476#endif
477#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500478
479/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600480#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600481#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500482#ifdef CONFIG_PHYS_64BIT
483#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
484#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
485#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600486#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600487#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500488#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600490#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500491#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
492#ifdef CONFIG_PHYS_64BIT
493#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
494#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200495#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500496#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200497#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500498
499/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600500#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600501#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500502#ifdef CONFIG_PHYS_64BIT
503#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
504#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
505#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600506#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600507#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500508#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200509#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600510#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500511#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
512#ifdef CONFIG_PHYS_64BIT
513#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
514#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500516#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500518
519/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600520#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600521#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500522#ifdef CONFIG_PHYS_64BIT
523#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
524#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
525#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600526#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600527#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500528#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600530#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500531#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
532#ifdef CONFIG_PHYS_64BIT
533#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
534#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500536#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500538
539#if defined(CONFIG_PCI)
540
Kumar Galafd83aa82008-07-25 13:31:05 -0500541#define CONFIG_PCI_PNP /* do pci plug-and-play */
542
543/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600544#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500545
546/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600547/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500548
549/* video */
550#define CONFIG_VIDEO
551
552#if defined(CONFIG_VIDEO)
553#define CONFIG_BIOSEMU
554#define CONFIG_CFB_CONSOLE
555#define CONFIG_VIDEO_SW_CURSOR
556#define CONFIG_VGA_AS_SINGLE_DEVICE
557#define CONFIG_ATI_RADEON_FB
558#define CONFIG_VIDEO_LOGO
559/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600560#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500561#endif
562
563#undef CONFIG_EEPRO100
564#undef CONFIG_TULIP
565#undef CONFIG_RTL8139
566
Kumar Galafd83aa82008-07-25 13:31:05 -0500567#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600568 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
569 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500570 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
571#endif
572
573#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
574
575#endif /* CONFIG_PCI */
576
577/* SATA */
578#define CONFIG_LIBATA
579#define CONFIG_FSL_SATA
580
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200581#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500582#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200583#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
584#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500585#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200586#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
587#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500588
589#ifdef CONFIG_FSL_SATA
590#define CONFIG_LBA48
591#define CONFIG_CMD_SATA
592#define CONFIG_DOS_PARTITION
593#define CONFIG_CMD_EXT2
594#endif
595
596#if defined(CONFIG_TSEC_ENET)
597
Kumar Galafd83aa82008-07-25 13:31:05 -0500598#define CONFIG_MII 1 /* MII PHY management */
599#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
600#define CONFIG_TSEC1 1
601#define CONFIG_TSEC1_NAME "eTSEC1"
602#define CONFIG_TSEC3 1
603#define CONFIG_TSEC3_NAME "eTSEC3"
604
Jason Jin21181fd2008-10-10 11:41:00 +0800605#define CONFIG_FSL_SGMII_RISER 1
606#define SGMII_RISER_PHY_OFFSET 0x1c
607
Kumar Galafd83aa82008-07-25 13:31:05 -0500608#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
609#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
610
611#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
612#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
613
614#define TSEC1_PHYIDX 0
615#define TSEC3_PHYIDX 0
616
617#define CONFIG_ETHPRIME "eTSEC1"
618
619#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
620
621#endif /* CONFIG_TSEC_ENET */
622
623/*
624 * Environment
625 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800626
627#if defined(CONFIG_SYS_RAMBOOT)
628#if defined(CONFIG_RAMBOOT_NAND)
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700629#define CONFIG_ENV_IS_IN_NAND 1
630#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Haijun.Zhangafdc3f52014-02-13 09:03:02 +0800631#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700632#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
633#elif defined(CONFIG_RAMBOOT_SPIFLASH)
634#define CONFIG_ENV_IS_IN_SPI_FLASH
635#define CONFIG_ENV_SPI_BUS 0
636#define CONFIG_ENV_SPI_CS 0
637#define CONFIG_ENV_SPI_MAX_HZ 10000000
638#define CONFIG_ENV_SPI_MODE 0
639#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
640#define CONFIG_ENV_OFFSET 0xF0000
641#define CONFIG_ENV_SECT_SIZE 0x10000
642#elif defined(CONFIG_RAMBOOT_SDCARD)
643#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000644#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700645#define CONFIG_ENV_SIZE 0x2000
646#define CONFIG_SYS_MMC_ENV_DEV 0
647#else
Mingkai Hua74e3952009-09-23 15:20:38 +0800648 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
649 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
650 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800651#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500652#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800653 #define CONFIG_ENV_IS_IN_FLASH 1
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800654 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800655 #define CONFIG_ENV_SIZE 0x2000
656 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500657#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500658
659#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200660#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500661
662/*
663 * Command line configuration.
664 */
665#include <config_cmd_default.h>
666
667#define CONFIG_CMD_IRQ
668#define CONFIG_CMD_PING
669#define CONFIG_CMD_I2C
670#define CONFIG_CMD_MII
671#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500672#define CONFIG_CMD_IRQ
673#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500674#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500675
676#if defined(CONFIG_PCI)
677#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500678#define CONFIG_CMD_NET
679#endif
680
681#undef CONFIG_WATCHDOG /* watchdog disabled */
682
Andy Fleming6843a6e2008-10-30 16:51:33 -0500683#define CONFIG_MMC 1
684
685#ifdef CONFIG_MMC
686#define CONFIG_FSL_ESDHC
687#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
688#define CONFIG_CMD_MMC
689#define CONFIG_GENERIC_MMC
Fanzc6f976fe2011-10-03 12:18:42 -0700690#endif
691
692/*
693 * USB
694 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000695#define CONFIG_HAS_FSL_MPH_USB
696#ifdef CONFIG_HAS_FSL_MPH_USB
Fanzc6f976fe2011-10-03 12:18:42 -0700697#define CONFIG_USB_EHCI
698
699#ifdef CONFIG_USB_EHCI
700#define CONFIG_CMD_USB
701#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
702#define CONFIG_USB_EHCI_FSL
703#define CONFIG_USB_STORAGE
704#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000705#endif
Fanzc6f976fe2011-10-03 12:18:42 -0700706
707#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Andy Fleming6843a6e2008-10-30 16:51:33 -0500708#define CONFIG_CMD_EXT2
709#define CONFIG_CMD_FAT
710#define CONFIG_DOS_PARTITION
711#endif
712
Kumar Galafd83aa82008-07-25 13:31:05 -0500713/*
714 * Miscellaneous configurable options
715 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200716#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800717#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500718#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200719#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galafd83aa82008-07-25 13:31:05 -0500720#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200721#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500722#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200723#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500724#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800725#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
726 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200727#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800728#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500729
730/*
731 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500732 * have to be in the first 64 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500733 * the maximum mapped by the Linux kernel during initialization.
734 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500735#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
736#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500737
Kumar Galafd83aa82008-07-25 13:31:05 -0500738#if defined(CONFIG_CMD_KGDB)
739#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galafd83aa82008-07-25 13:31:05 -0500740#endif
741
742/*
743 * Environment Configuration
744 */
745
746/* The mac addresses for all ethernet interface */
747#if defined(CONFIG_TSEC_ENET)
748#define CONFIG_HAS_ETH0
749#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
750#define CONFIG_HAS_ETH1
751#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
752#define CONFIG_HAS_ETH2
753#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
754#define CONFIG_HAS_ETH3
755#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
756#endif
757
758#define CONFIG_IPADDR 192.168.1.254
759
760#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000761#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000762#define CONFIG_BOOTFILE "uImage"
Mingkai Hu90975312009-09-23 15:19:32 +0800763#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500764
765#define CONFIG_SERVERIP 192.168.1.1
766#define CONFIG_GATEWAYIP 192.168.1.1
767#define CONFIG_NETMASK 255.255.255.0
768
769/* default location for tftp and bootm */
770#define CONFIG_LOADADDR 1000000
771
772#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
773#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
774
775#define CONFIG_BAUDRATE 115200
776
777#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200778"netdev=eth0\0" \
779"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
780"tftpflash=tftpboot $loadaddr $uboot; " \
781 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
782 " +$filesize; " \
783 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
784 " +$filesize; " \
785 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
786 " $filesize; " \
787 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
788 " +$filesize; " \
789 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
790 " $filesize\0" \
791"consoledev=ttyS0\0" \
792"ramdiskaddr=2000000\0" \
793"ramdiskfile=8536ds/ramdisk.uboot\0" \
794"fdtaddr=c00000\0" \
795"fdtfile=8536ds/mpc8536ds.dtb\0" \
796"bdev=sda3\0" \
797"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500798
799#define CONFIG_HDBOOT \
800 "setenv bootargs root=/dev/$bdev rw " \
801 "console=$consoledev,$baudrate $othbootargs;" \
802 "tftp $loadaddr $bootfile;" \
803 "tftp $fdtaddr $fdtfile;" \
804 "bootm $loadaddr - $fdtaddr"
805
806#define CONFIG_NFSBOOTCOMMAND \
807 "setenv bootargs root=/dev/nfs rw " \
808 "nfsroot=$serverip:$rootpath " \
809 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
810 "console=$consoledev,$baudrate $othbootargs;" \
811 "tftp $loadaddr $bootfile;" \
812 "tftp $fdtaddr $fdtfile;" \
813 "bootm $loadaddr - $fdtaddr"
814
815#define CONFIG_RAMBOOTCOMMAND \
816 "setenv bootargs root=/dev/ram rw " \
817 "console=$consoledev,$baudrate $othbootargs;" \
818 "tftp $ramdiskaddr $ramdiskfile;" \
819 "tftp $loadaddr $bootfile;" \
820 "tftp $fdtaddr $fdtfile;" \
821 "bootm $loadaddr $ramdiskaddr $fdtaddr"
822
823#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
824
825#endif /* __CONFIG_H */