blob: de77872a70984abe07916366c8dcb26aa6dbc1a2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Priyanka Jain7d05b992017-04-28 10:41:35 +053012#ifdef CONFIG_FSL_QSPI
Priyanka Jain75cd67f2017-04-27 15:08:07 +053013#ifdef CONFIG_TARGET_LS2081ARDB
14#define CONFIG_QIXIS_I2C_ACCESS
15#endif
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +080016#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +053017
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053018#define I2C_MUX_CH_VOL_MONITOR 0xa
19#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053020
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053021/* step the IR regulator in 5mV increments */
22#define IR_VDD_STEP_DOWN 5
23#define IR_VDD_STEP_UP 5
24/* The lowest and highest voltage allowed for LS2080ARDB */
25#define VDD_MV_MIN 819
26#define VDD_MV_MAX 1212
27
Tom Rini8c70baa2021-12-14 13:36:40 -050028#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune12abcb2015-03-20 19:28:24 -070029
York Sune12abcb2015-03-20 19:28:24 -070030#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
31#define SPD_EEPROM_ADDRESS1 0x51
32#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053033#define SPD_EEPROM_ADDRESS3 0x53
34#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070035#define SPD_EEPROM_ADDRESS5 0x55
36#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
37#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
38#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
39#define CONFIG_DIMM_SLOTS_PER_CTLR 2
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053040#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune12abcb2015-03-20 19:28:24 -070041#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053042#endif
York Sune12abcb2015-03-20 19:28:24 -070043
Tang Yuantian57894be2015-12-09 15:32:18 +080044/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080045
46#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
47#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
48
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000049#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070050
51#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
52#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
53#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
54
55#define CONFIG_SYS_NOR0_CSPR \
56 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
57 CSPR_PORT_SIZE_16 | \
58 CSPR_MSEL_NOR | \
59 CSPR_V)
60#define CONFIG_SYS_NOR0_CSPR_EARLY \
61 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
62 CSPR_PORT_SIZE_16 | \
63 CSPR_MSEL_NOR | \
64 CSPR_V)
65#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
66#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
67 FTIM0_NOR_TEADC(0x5) | \
68 FTIM0_NOR_TEAHC(0x5))
69#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
70 FTIM1_NOR_TRAD_NOR(0x1a) |\
71 FTIM1_NOR_TSEQRAD_NOR(0x13))
72#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
73 FTIM2_NOR_TCH(0x4) | \
74 FTIM2_NOR_TWPH(0x0E) | \
75 FTIM2_NOR_TWP(0x1c))
76#define CONFIG_SYS_NOR_FTIM3 0x04000000
77#define CONFIG_SYS_IFC_CCR 0x01000000
78
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090079#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -070080#define CONFIG_SYS_FLASH_QUIET_TEST
81#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
82
York Sune12abcb2015-03-20 19:28:24 -070083#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
84#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
85#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
86
87#define CONFIG_SYS_FLASH_EMPTY_INFO
88#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
89 CONFIG_SYS_FLASH_BASE + 0x40000000}
90#endif
91
York Sune12abcb2015-03-20 19:28:24 -070092#define CONFIG_SYS_NAND_MAX_ECCPOS 256
93#define CONFIG_SYS_NAND_MAX_OOBFREE 2
94
York Sune12abcb2015-03-20 19:28:24 -070095#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
96#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
97 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
98 | CSPR_MSEL_NAND /* MSEL = NAND */ \
99 | CSPR_V)
100#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
101
102#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
103 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
104 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
105 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
106 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
107 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
108 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
109
York Sune12abcb2015-03-20 19:28:24 -0700110/* ONFI NAND Flash mode0 Timing Params */
111#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
112 FTIM0_NAND_TWP(0x30) | \
113 FTIM0_NAND_TWCHT(0x0e) | \
114 FTIM0_NAND_TWH(0x14))
115#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
116 FTIM1_NAND_TWBE(0xab) | \
117 FTIM1_NAND_TRR(0x1c) | \
118 FTIM1_NAND_TRP(0x30))
119#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
120 FTIM2_NAND_TREH(0x14) | \
121 FTIM2_NAND_TWHRE(0x3c))
122#define CONFIG_SYS_NAND_FTIM3 0x0
123
124#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
125#define CONFIG_SYS_MAX_NAND_DEVICE 1
126#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune12abcb2015-03-20 19:28:24 -0700127
York Sune12abcb2015-03-20 19:28:24 -0700128#define CONFIG_FSL_QIXIS /* use common QIXIS code */
129#define QIXIS_LBMAP_SWITCH 0x06
130#define QIXIS_LBMAP_MASK 0x0f
131#define QIXIS_LBMAP_SHIFT 0
132#define QIXIS_LBMAP_DFLTBANK 0x00
133#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700134#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700135#define QIXIS_RST_CTL_RESET 0x31
136#define QIXIS_RST_CTL_RESET_EN 0x30
137#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
138#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
139#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700140#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700141#define QIXIS_RST_FORCE_MEM 0x01
142
143#define CONFIG_SYS_CSPR3_EXT (0x0)
144#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
145 | CSPR_PORT_SIZE_8 \
146 | CSPR_MSEL_GPCM \
147 | CSPR_V)
148#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
149 | CSPR_PORT_SIZE_8 \
150 | CSPR_MSEL_GPCM \
151 | CSPR_V)
152
153#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
154#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
155/* QIXIS Timing parameters for IFC CS3 */
156#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
157 FTIM0_GPCM_TEADC(0x0e) | \
158 FTIM0_GPCM_TEAHC(0x0e))
159#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
160 FTIM1_GPCM_TRAD(0x3f))
161#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
162 FTIM2_GPCM_TCH(0xf) | \
163 FTIM2_GPCM_TWP(0x3E))
164#define CONFIG_SYS_CS3_FTIM3 0x0
165
Miquel Raynald0935362019-10-03 19:50:03 +0200166#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Scott Wood212b8d82015-03-24 13:25:03 -0700167#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
168#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
169#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
170#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
171#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
172#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
173#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
174#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
175#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
176#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
177#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
178#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
179#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
180#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
181#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
182#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
183#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
184
Scott Wood212b8d82015-03-24 13:25:03 -0700185#define CONFIG_SPL_PAD_TO 0x80000
Scott Wood212b8d82015-03-24 13:25:03 -0700186#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
187#else
York Sune12abcb2015-03-20 19:28:24 -0700188#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
189#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
190#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
191#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
192#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
193#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
194#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
195#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
196#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
197#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
198#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
199#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
200#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
201#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
202#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
203#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
204#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000205#endif
Scott Wood212b8d82015-03-24 13:25:03 -0700206
York Sune12abcb2015-03-20 19:28:24 -0700207/* Debug Server firmware */
208#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
209#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain7d05b992017-04-28 10:41:35 +0530210#endif
York Sune12abcb2015-03-20 19:28:24 -0700211#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
212
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530213#ifdef CONFIG_TARGET_LS2081ARDB
214#define CONFIG_FSL_QIXIS /* use common QIXIS code */
215#define QIXIS_QMAP_MASK 0x07
216#define QIXIS_QMAP_SHIFT 5
217#define QIXIS_LBMAP_DFLTBANK 0x00
218#define QIXIS_LBMAP_QSPI 0x00
219#define QIXIS_RCW_SRC_QSPI 0x62
220#define QIXIS_LBMAP_ALTBANK 0x20
221#define QIXIS_RST_CTL_RESET 0x31
222#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
223#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
224#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
225#define QIXIS_LBMAP_MASK 0x0f
226#define QIXIS_RST_CTL_RESET_EN 0x30
227#endif
228
York Sune12abcb2015-03-20 19:28:24 -0700229/*
230 * I2C
231 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530232#ifdef CONFIG_TARGET_LS2081ARDB
233#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
234#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530235#define I2C_MUX_PCA_ADDR 0x75
236#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700237
238/* I2C bus multiplexer */
239#define I2C_MUX_CH_DEFAULT 0x8
240
Haikun Wang7e3180d2015-07-03 16:51:35 +0800241/* SPI */
Haikun Wang7e3180d2015-07-03 16:51:35 +0800242
York Sune12abcb2015-03-20 19:28:24 -0700243/*
244 * RTC configuration
245 */
246#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530247#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530248#define CONFIG_SYS_I2C_RTC_ADDR 0x51
249#else
York Sune12abcb2015-03-20 19:28:24 -0700250#define CONFIG_RTC_DS3231 1
251#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530252#endif
York Sune12abcb2015-03-20 19:28:24 -0700253
254/* EEPROM */
York Sune12abcb2015-03-20 19:28:24 -0700255#define CONFIG_SYS_I2C_EEPROM_NXID
256#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sune12abcb2015-03-20 19:28:24 -0700257
York Sune12abcb2015-03-20 19:28:24 -0700258#define CONFIG_FSL_MEMAC
York Sune12abcb2015-03-20 19:28:24 -0700259
260#ifdef CONFIG_PCI
York Sune12abcb2015-03-20 19:28:24 -0700261#define CONFIG_PCI_SCAN_SHOW
York Sune12abcb2015-03-20 19:28:24 -0700262#endif
263
Alexander Graf39e4f242016-11-17 01:03:02 +0100264#define BOOT_TARGET_DEVICES(func) \
265 func(USB, usb, 0) \
266 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100267 func(SCSI, scsi, 0) \
268 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100269#include <config_distro_bootcmd.h>
270
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000271#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530272#define QSPI_MC_INIT_CMD \
273 "sf probe 0:0; " \
274 "sf read 0x80640000 0x640000 0x80000; " \
275 "env exists secureboot && " \
276 "esbc_validate 0x80640000 && " \
277 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530278 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530279 "sf read 0x80e00000 0xe00000 0x100000; " \
280 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000281#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530282 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000283 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000284 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000285 "mmc read 0x80640000 0x3200 0x20 && " \
286 "mmc read 0x80680000 0x3400 0x20 && " \
287 "esbc_validate 0x80640000 && " \
288 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000289 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000290#define IFC_MC_INIT_CMD \
291 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000292 "esbc_validate 0x580640000 && " \
293 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000294 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
295#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530296#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530297#define MC_INIT_CMD \
298 "mcinitcmd=sf probe 0:0; " \
299 "sf read 0x80640000 0x640000 0x80000; " \
300 "env exists secureboot && " \
301 "esbc_validate 0x80640000 && " \
302 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530303 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530304 "sf read 0x80e00000 0xe00000 0x100000; " \
305 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800306#elif defined(CONFIG_SD_BOOT)
307#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530308 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
309 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800310 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000311 "mmc read 0x80640000 0x3200 0x20 && " \
312 "mmc read 0x80680000 0x3400 0x20 && " \
313 "esbc_validate 0x80640000 && " \
314 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530315 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800316 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530317#else
318#define MC_INIT_CMD \
319 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000320 "esbc_validate 0x580640000 && " \
321 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530322 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
323#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000324#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530325
York Sune12abcb2015-03-20 19:28:24 -0700326/* Initial environment variables */
327#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000328#ifdef CONFIG_TFABOOT
329#define CONFIG_EXTRA_ENV_SETTINGS \
330 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
331 "ramdisk_addr=0x800000\0" \
332 "ramdisk_size=0x2000000\0" \
333 "fdt_high=0xa0000000\0" \
334 "initrd_high=0xffffffffffffffff\0" \
335 "fdt_addr=0x64f00000\0" \
336 "kernel_addr=0x581000000\0" \
337 "kernel_start=0x1000000\0" \
338 "kernelheader_start=0x800000\0" \
339 "scriptaddr=0x80000000\0" \
340 "scripthdraddr=0x80080000\0" \
341 "fdtheader_addr_r=0x80100000\0" \
342 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000343 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000344 "kernel_addr_r=0x81000000\0" \
345 "kernelheader_size=0x40000\0" \
346 "fdt_addr_r=0x90000000\0" \
347 "load_addr=0xa0000000\0" \
348 "kernel_size=0x2800000\0" \
349 "kernel_addr_sd=0x8000\0" \
350 "kernel_size_sd=0x14000\0" \
351 "console=ttyAMA0,38400n8\0" \
352 "mcmemsize=0x70000000\0" \
353 "sd_bootcmd=echo Trying load from SD ..;" \
354 "mmcinfo; mmc read $load_addr " \
355 "$kernel_addr_sd $kernel_size_sd && " \
356 "bootm $load_addr#$board\0" \
357 QSPI_MC_INIT_CMD \
358 BOOTENV \
359 "boot_scripts=ls2088ardb_boot.scr\0" \
360 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
361 "scan_dev_for_boot_part=" \
362 "part list ${devtype} ${devnum} devplist; " \
363 "env exists devplist || setenv devplist 1; " \
364 "for distro_bootpart in ${devplist}; do " \
365 "if fstype ${devtype} " \
366 "${devnum}:${distro_bootpart} " \
367 "bootfstype; then " \
368 "run scan_dev_for_boot; " \
369 "fi; " \
370 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000371 "boot_a_script=" \
372 "load ${devtype} ${devnum}:${distro_bootpart} " \
373 "${scriptaddr} ${prefix}${script}; " \
374 "env exists secureboot && load ${devtype} " \
375 "${devnum}:${distro_bootpart} " \
376 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
377 "&& esbc_validate ${scripthdraddr};" \
378 "source ${scriptaddr}\0" \
379 "qspi_bootcmd=echo Trying load from qspi..;" \
380 "sf probe && sf read $load_addr " \
381 "$kernel_start $kernel_size ; env exists secureboot &&" \
382 "sf read $kernelheader_addr_r $kernelheader_start " \
383 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
384 " bootm $load_addr#$board\0" \
385 "nor_bootcmd=echo Trying load from nor..;" \
386 "cp.b $kernel_addr $load_addr " \
387 "$kernel_size ; env exists secureboot && " \
388 "cp.b $kernelheader_addr $kernelheader_addr_r " \
389 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
390 "bootm $load_addr#$board\0"
391#else
York Sune12abcb2015-03-20 19:28:24 -0700392#define CONFIG_EXTRA_ENV_SETTINGS \
393 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700394 "ramdisk_addr=0x800000\0" \
395 "ramdisk_size=0x2000000\0" \
396 "fdt_high=0xa0000000\0" \
397 "initrd_high=0xffffffffffffffff\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800398 "fdt_addr=0x64f00000\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530399 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530400 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000401 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800402 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530403 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800404 "fdtheader_addr_r=0x80100000\0" \
405 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000406 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800407 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530408 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800409 "fdt_addr_r=0x90000000\0" \
410 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530411 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800412 "kernel_addr_sd=0x8000\0" \
413 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800414 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530415 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800416 "sd_bootcmd=echo Trying load from SD ..;" \
417 "mmcinfo; mmc read $load_addr " \
418 "$kernel_addr_sd $kernel_size_sd && " \
419 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530420 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800421 BOOTENV \
422 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530423 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800424 "scan_dev_for_boot_part=" \
425 "part list ${devtype} ${devnum} devplist; " \
426 "env exists devplist || setenv devplist 1; " \
427 "for distro_bootpart in ${devplist}; do " \
428 "if fstype ${devtype} " \
429 "${devnum}:${distro_bootpart} " \
430 "bootfstype; then " \
431 "run scan_dev_for_boot; " \
432 "fi; " \
433 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530434 "boot_a_script=" \
435 "load ${devtype} ${devnum}:${distro_bootpart} " \
436 "${scriptaddr} ${prefix}${script}; " \
437 "env exists secureboot && load ${devtype} " \
438 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000439 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
440 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530441 "&& esbc_validate ${scripthdraddr};" \
442 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800443 "qspi_bootcmd=echo Trying load from qspi..;" \
444 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530445 "$kernel_start $kernel_size ; env exists secureboot &&" \
446 "sf read $kernelheader_addr_r $kernelheader_start " \
447 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800448 " bootm $load_addr#$board\0" \
449 "nor_bootcmd=echo Trying load from nor..;" \
450 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530451 "$kernel_size ; env exists secureboot && " \
452 "cp.b $kernelheader_addr $kernelheader_addr_r " \
453 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
454 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000455#endif
456
457#ifdef CONFIG_TFABOOT
458#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530459 "sf probe 0:0; " \
460 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000461 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530462 "&& esbc_validate 0x806c0000; " \
463 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000464 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530465 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000466 "run distro_bootcmd;run qspi_bootcmd; " \
467 "env exists secureboot && esbc_halt;"
468
469/* Try to boot an on-SD kernel first, then do normal distro boot */
470#define SD_BOOTCOMMAND \
471 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000472 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000473 "&& esbc_validate $load_addr; " \
474 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000475 "&& mmc read 0x80d00000 0x6800 0x800 " \
476 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000477 "run distro_bootcmd;run sd_bootcmd; " \
478 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530479
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000480/* Try to boot an on-NOR kernel first, then do normal distro boot */
481#define IFC_NOR_BOOTCOMMAND \
482 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000483 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000484 "&& fsl_mc lazyapply dpl 0x580d00000;" \
485 "run distro_bootcmd;run nor_bootcmd; " \
486 "env exists secureboot && esbc_halt;"
487#else
York Sune12abcb2015-03-20 19:28:24 -0700488#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530489/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800490#elif defined(CONFIG_SD_BOOT)
491/* Try to boot an on-SD kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530492#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100493/* Try to boot an on-NOR kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530494#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000495#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530496
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530497/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530498#define CORTINA_PHY_ADDR1 0x10
499#define CORTINA_PHY_ADDR2 0x11
500#define CORTINA_PHY_ADDR3 0x12
501#define CORTINA_PHY_ADDR4 0x13
502#define AQ_PHY_ADDR1 0x00
503#define AQ_PHY_ADDR2 0x01
504#define AQ_PHY_ADDR3 0x02
505#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800506#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwaha0a95f8f2016-04-19 08:53:42 +0530507#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530508
Saksham Jainc0c38d22016-03-23 16:24:35 +0530509#include <asm/fsl_secure_boot.h>
510
York Sune12abcb2015-03-20 19:28:24 -0700511#endif /* __LS2_RDB_H */